0110-x86-cpufeatures-Re-tabulate-the-X86_FEATURE-definiti.patch 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. From c0801cc3935e94f6c9ed132e5d616230b5d9b7d5 Mon Sep 17 00:00:00 2001
  2. From: Ingo Molnar <[email protected]>
  3. Date: Tue, 31 Oct 2017 13:17:22 +0100
  4. Subject: [PATCH 110/242] x86/cpufeatures: Re-tabulate the X86_FEATURE
  5. definitions
  6. MIME-Version: 1.0
  7. Content-Type: text/plain; charset=UTF-8
  8. Content-Transfer-Encoding: 8bit
  9. CVE-2017-5754
  10. Over the years asm/cpufeatures.h has become somewhat of a mess: the original
  11. tabulation style was too narrow, while x86 feature names also kept growing
  12. in length, creating frequent field width overflows.
  13. Re-tabulate it to make it wider and easier to read/modify. Also harmonize
  14. the tabulation of the other defines in this file to match it.
  15. Cc: Andrew Morton <[email protected]>
  16. Cc: Andy Lutomirski <[email protected]>
  17. Cc: Andy Lutomirski <[email protected]>
  18. Cc: Borislav Petkov <[email protected]>
  19. Cc: Brian Gerst <[email protected]>
  20. Cc: Denys Vlasenko <[email protected]>
  21. Cc: Josh Poimboeuf <[email protected]>
  22. Cc: Linus Torvalds <[email protected]>
  23. Cc: Peter Zijlstra <[email protected]>
  24. Cc: Thomas Gleixner <[email protected]>
  25. Link: http://lkml.kernel.org/r/[email protected]
  26. Signed-off-by: Ingo Molnar <[email protected]>
  27. (backported from commit acbc845ffefd9fb70466182cd8555a26189462b2)
  28. Signed-off-by: Andy Whitcroft <[email protected]>
  29. Signed-off-by: Kleber Sacilotto de Souza <[email protected]>
  30. (cherry picked from commit df7c6e7b62274889a028357a579acfb2215c3f98)
  31. Signed-off-by: Fabian Grünbichler <[email protected]>
  32. ---
  33. arch/x86/include/asm/cpufeatures.h | 506 +++++++++++++++++++------------------
  34. 1 file changed, 254 insertions(+), 252 deletions(-)
  35. diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h
  36. index c465bd6613ed..a021b0756af6 100644
  37. --- a/arch/x86/include/asm/cpufeatures.h
  38. +++ b/arch/x86/include/asm/cpufeatures.h
  39. @@ -12,8 +12,8 @@
  40. /*
  41. * Defines x86 CPU feature bits
  42. */
  43. -#define NCAPINTS 18 /* N 32-bit words worth of info */
  44. -#define NBUGINTS 1 /* N 32-bit bug flags */
  45. +#define NCAPINTS 18 /* N 32-bit words worth of info */
  46. +#define NBUGINTS 1 /* N 32-bit bug flags */
  47. /*
  48. * Note: If the comment begins with a quoted string, that string is used
  49. @@ -27,163 +27,163 @@
  50. */
  51. /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
  52. -#define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */
  53. -#define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */
  54. -#define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */
  55. -#define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */
  56. -#define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */
  57. -#define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */
  58. -#define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */
  59. -#define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */
  60. -#define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */
  61. -#define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */
  62. -#define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */
  63. -#define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */
  64. -#define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */
  65. -#define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */
  66. -#define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions */
  67. +#define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */
  68. +#define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */
  69. +#define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */
  70. +#define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */
  71. +#define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */
  72. +#define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */
  73. +#define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */
  74. +#define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */
  75. +#define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */
  76. +#define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */
  77. +#define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */
  78. +#define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */
  79. +#define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */
  80. +#define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */
  81. +#define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions */
  82. /* (plus FCMOVcc, FCOMI with FPU) */
  83. -#define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */
  84. -#define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */
  85. -#define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */
  86. -#define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */
  87. -#define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */
  88. -#define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */
  89. -#define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */
  90. -#define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
  91. -#define X86_FEATURE_XMM ( 0*32+25) /* "sse" */
  92. -#define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */
  93. -#define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */
  94. -#define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */
  95. -#define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */
  96. -#define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */
  97. -#define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */
  98. +#define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */
  99. +#define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */
  100. +#define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */
  101. +#define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */
  102. +#define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */
  103. +#define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */
  104. +#define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */
  105. +#define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
  106. +#define X86_FEATURE_XMM ( 0*32+25) /* "sse" */
  107. +#define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */
  108. +#define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */
  109. +#define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */
  110. +#define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */
  111. +#define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */
  112. +#define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */
  113. /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
  114. /* Don't duplicate feature flags which are redundant with Intel! */
  115. -#define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */
  116. -#define X86_FEATURE_MP ( 1*32+19) /* MP Capable. */
  117. -#define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */
  118. -#define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */
  119. -#define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */
  120. -#define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */
  121. -#define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */
  122. -#define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64) */
  123. -#define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow! extensions */
  124. -#define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow! */
  125. +#define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */
  126. +#define X86_FEATURE_MP ( 1*32+19) /* MP Capable. */
  127. +#define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */
  128. +#define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */
  129. +#define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */
  130. +#define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */
  131. +#define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */
  132. +#define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64) */
  133. +#define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow! extensions */
  134. +#define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow! */
  135. /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
  136. -#define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */
  137. -#define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */
  138. -#define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */
  139. +#define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */
  140. +#define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */
  141. +#define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */
  142. /* Other features, Linux-defined mapping, word 3 */
  143. /* This range is used for feature bits which conflict or are synthesized */
  144. -#define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */
  145. -#define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */
  146. -#define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */
  147. -#define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */
  148. +#define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */
  149. +#define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */
  150. +#define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */
  151. +#define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */
  152. /* cpu types for specific tunings: */
  153. -#define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */
  154. -#define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */
  155. -#define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */
  156. -#define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */
  157. -#define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */
  158. -#define X86_FEATURE_UP ( 3*32+ 9) /* smp kernel running on up */
  159. -#define X86_FEATURE_ART ( 3*32+10) /* Platform has always running timer (ART) */
  160. -#define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */
  161. -#define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */
  162. -#define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */
  163. -#define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in ia32 userspace */
  164. -#define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in ia32 userspace */
  165. -#define X86_FEATURE_REP_GOOD ( 3*32+16) /* rep microcode works well */
  166. -#define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" Mfence synchronizes RDTSC */
  167. -#define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" Lfence synchronizes RDTSC */
  168. -#define X86_FEATURE_ACC_POWER ( 3*32+19) /* AMD Accumulated Power Mechanism */
  169. -#define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */
  170. -#define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */
  171. -#define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* cpu topology enum extensions */
  172. -#define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */
  173. -#define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */
  174. -#define X86_FEATURE_CPUID ( 3*32+25) /* CPU has CPUID instruction itself */
  175. -#define X86_FEATURE_EXTD_APICID ( 3*32+26) /* has extended APICID (8 bits) */
  176. -#define X86_FEATURE_AMD_DCM ( 3*32+27) /* multi-node processor */
  177. -#define X86_FEATURE_APERFMPERF ( 3*32+28) /* APERFMPERF */
  178. -#define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */
  179. -#define X86_FEATURE_TSC_KNOWN_FREQ ( 3*32+31) /* TSC has known frequency */
  180. +#define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */
  181. +#define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */
  182. +#define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */
  183. +#define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */
  184. +#define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */
  185. +#define X86_FEATURE_UP ( 3*32+ 9) /* smp kernel running on up */
  186. +#define X86_FEATURE_ART ( 3*32+10) /* Platform has always running timer (ART) */
  187. +#define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */
  188. +#define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */
  189. +#define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */
  190. +#define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in ia32 userspace */
  191. +#define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in ia32 userspace */
  192. +#define X86_FEATURE_REP_GOOD ( 3*32+16) /* rep microcode works well */
  193. +#define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" Mfence synchronizes RDTSC */
  194. +#define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" Lfence synchronizes RDTSC */
  195. +#define X86_FEATURE_ACC_POWER ( 3*32+19) /* AMD Accumulated Power Mechanism */
  196. +#define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */
  197. +#define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */
  198. +#define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* cpu topology enum extensions */
  199. +#define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */
  200. +#define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */
  201. +#define X86_FEATURE_CPUID ( 3*32+25) /* CPU has CPUID instruction itself */
  202. +#define X86_FEATURE_EXTD_APICID ( 3*32+26) /* has extended APICID (8 bits) */
  203. +#define X86_FEATURE_AMD_DCM ( 3*32+27) /* multi-node processor */
  204. +#define X86_FEATURE_APERFMPERF ( 3*32+28) /* APERFMPERF */
  205. +#define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */
  206. +#define X86_FEATURE_TSC_KNOWN_FREQ ( 3*32+31) /* TSC has known frequency */
  207. /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
  208. -#define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */
  209. -#define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */
  210. -#define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */
  211. -#define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" Monitor/Mwait support */
  212. -#define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
  213. -#define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */
  214. -#define X86_FEATURE_SMX ( 4*32+ 6) /* Safer mode */
  215. -#define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */
  216. -#define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */
  217. -#define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */
  218. -#define X86_FEATURE_CID ( 4*32+10) /* Context ID */
  219. -#define X86_FEATURE_SDBG ( 4*32+11) /* Silicon Debug */
  220. -#define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */
  221. -#define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B */
  222. -#define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */
  223. -#define X86_FEATURE_PDCM ( 4*32+15) /* Performance Capabilities */
  224. -#define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */
  225. -#define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */
  226. -#define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */
  227. -#define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */
  228. -#define X86_FEATURE_X2APIC ( 4*32+21) /* x2APIC */
  229. -#define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */
  230. -#define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */
  231. +#define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */
  232. +#define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */
  233. +#define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */
  234. +#define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" Monitor/Mwait support */
  235. +#define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
  236. +#define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */
  237. +#define X86_FEATURE_SMX ( 4*32+ 6) /* Safer mode */
  238. +#define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */
  239. +#define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */
  240. +#define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */
  241. +#define X86_FEATURE_CID ( 4*32+10) /* Context ID */
  242. +#define X86_FEATURE_SDBG ( 4*32+11) /* Silicon Debug */
  243. +#define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */
  244. +#define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B */
  245. +#define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */
  246. +#define X86_FEATURE_PDCM ( 4*32+15) /* Performance Capabilities */
  247. +#define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */
  248. +#define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */
  249. +#define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */
  250. +#define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */
  251. +#define X86_FEATURE_X2APIC ( 4*32+21) /* x2APIC */
  252. +#define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */
  253. +#define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */
  254. #define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* Tsc deadline timer */
  255. -#define X86_FEATURE_AES ( 4*32+25) /* AES instructions */
  256. -#define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
  257. -#define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE enabled in the OS */
  258. -#define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */
  259. -#define X86_FEATURE_F16C ( 4*32+29) /* 16-bit fp conversions */
  260. -#define X86_FEATURE_RDRAND ( 4*32+30) /* The RDRAND instruction */
  261. -#define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */
  262. +#define X86_FEATURE_AES ( 4*32+25) /* AES instructions */
  263. +#define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
  264. +#define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE enabled in the OS */
  265. +#define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */
  266. +#define X86_FEATURE_F16C ( 4*32+29) /* 16-bit fp conversions */
  267. +#define X86_FEATURE_RDRAND ( 4*32+30) /* The RDRAND instruction */
  268. +#define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */
  269. /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
  270. -#define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */
  271. -#define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */
  272. -#define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
  273. -#define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */
  274. -#define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */
  275. -#define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */
  276. -#define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */
  277. -#define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */
  278. -#define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */
  279. -#define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */
  280. +#define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */
  281. +#define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */
  282. +#define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
  283. +#define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */
  284. +#define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */
  285. +#define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */
  286. +#define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */
  287. +#define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */
  288. +#define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */
  289. +#define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */
  290. /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
  291. -#define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */
  292. -#define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */
  293. -#define X86_FEATURE_SVM ( 6*32+ 2) /* Secure virtual machine */
  294. -#define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */
  295. -#define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */
  296. -#define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */
  297. -#define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */
  298. -#define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */
  299. -#define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */
  300. -#define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */
  301. -#define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */
  302. -#define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */
  303. -#define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */
  304. -#define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */
  305. -#define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */
  306. -#define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */
  307. -#define X86_FEATURE_TCE ( 6*32+17) /* translation cache extension */
  308. -#define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */
  309. -#define X86_FEATURE_TBM ( 6*32+21) /* trailing bit manipulations */
  310. -#define X86_FEATURE_TOPOEXT ( 6*32+22) /* topology extensions CPUID leafs */
  311. -#define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* core performance counter extensions */
  312. -#define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */
  313. -#define X86_FEATURE_BPEXT (6*32+26) /* data breakpoint extension */
  314. -#define X86_FEATURE_PTSC ( 6*32+27) /* performance time-stamp counter */
  315. -#define X86_FEATURE_PERFCTR_L2 ( 6*32+28) /* L2 performance counter extensions */
  316. -#define X86_FEATURE_MWAITX ( 6*32+29) /* MWAIT extension (MONITORX/MWAITX) */
  317. +#define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */
  318. +#define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */
  319. +#define X86_FEATURE_SVM ( 6*32+ 2) /* Secure virtual machine */
  320. +#define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */
  321. +#define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */
  322. +#define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */
  323. +#define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */
  324. +#define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */
  325. +#define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */
  326. +#define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */
  327. +#define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */
  328. +#define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */
  329. +#define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */
  330. +#define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */
  331. +#define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */
  332. +#define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */
  333. +#define X86_FEATURE_TCE ( 6*32+17) /* translation cache extension */
  334. +#define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */
  335. +#define X86_FEATURE_TBM ( 6*32+21) /* trailing bit manipulations */
  336. +#define X86_FEATURE_TOPOEXT ( 6*32+22) /* topology extensions CPUID leafs */
  337. +#define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* core performance counter extensions */
  338. +#define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */
  339. +#define X86_FEATURE_BPEXT (6*32+26) /* data breakpoint extension */
  340. +#define X86_FEATURE_PTSC ( 6*32+27) /* performance time-stamp counter */
  341. +#define X86_FEATURE_PERFCTR_L2 ( 6*32+28) /* Last Level Cache performance counter extensions */
  342. +#define X86_FEATURE_MWAITX ( 6*32+29) /* MWAIT extension (MONITORX/MWAITX) */
  343. /*
  344. * Auxiliary flags: Linux defined - For features scattered in various
  345. @@ -191,150 +191,152 @@
  346. *
  347. * Reuse free bits when adding new feature flags!
  348. */
  349. -#define X86_FEATURE_RING3MWAIT ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT */
  350. -#define X86_FEATURE_CPUID_FAULT ( 7*32+ 1) /* Intel CPUID faulting */
  351. -#define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */
  352. -#define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
  353. -#define X86_FEATURE_CAT_L3 ( 7*32+ 4) /* Cache Allocation Technology L3 */
  354. -#define X86_FEATURE_CAT_L2 ( 7*32+ 5) /* Cache Allocation Technology L2 */
  355. -#define X86_FEATURE_CDP_L3 ( 7*32+ 6) /* Code and Data Prioritization L3 */
  356. +#define X86_FEATURE_RING3MWAIT ( 7*32+ 0) /* Ring 3 MONITOR/MWAIT */
  357. +#define X86_FEATURE_CPUID_FAULT ( 7*32+ 1) /* Intel CPUID faulting */
  358. +#define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */
  359. +#define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
  360. +#define X86_FEATURE_CAT_L3 ( 7*32+ 4) /* Cache Allocation Technology L3 */
  361. +#define X86_FEATURE_CAT_L2 ( 7*32+ 5) /* Cache Allocation Technology L2 */
  362. +#define X86_FEATURE_CDP_L3 ( 7*32+ 6) /* Code and Data Prioritization L3 */
  363. -#define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */
  364. -#define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */
  365. +#define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */
  366. +#define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */
  367. +#define X86_FEATURE_SME ( 7*32+10) /* AMD Secure Memory Encryption */
  368. -#define X86_FEATURE_INTEL_PPIN ( 7*32+14) /* Intel Processor Inventory Number */
  369. -#define X86_FEATURE_INTEL_PT ( 7*32+15) /* Intel Processor Trace */
  370. -#define X86_FEATURE_AVX512_4VNNIW (7*32+16) /* AVX-512 Neural Network Instructions */
  371. -#define X86_FEATURE_AVX512_4FMAPS (7*32+17) /* AVX-512 Multiply Accumulation Single precision */
  372. +#define X86_FEATURE_INTEL_PPIN ( 7*32+14) /* Intel Processor Inventory Number */
  373. +#define X86_FEATURE_INTEL_PT ( 7*32+15) /* Intel Processor Trace */
  374. +#define X86_FEATURE_AVX512_4VNNIW (7*32+16) /* AVX-512 Neural Network Instructions */
  375. +#define X86_FEATURE_AVX512_4FMAPS (7*32+17) /* AVX-512 Multiply Accumulation Single precision */
  376. -#define X86_FEATURE_MBA ( 7*32+18) /* Memory Bandwidth Allocation */
  377. +#define X86_FEATURE_MBA ( 7*32+18) /* Memory Bandwidth Allocation */
  378. /* Virtualization flags: Linux defined, word 8 */
  379. -#define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */
  380. -#define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */
  381. -#define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */
  382. -#define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */
  383. -#define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */
  384. +#define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */
  385. +#define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */
  386. +#define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */
  387. +#define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */
  388. +#define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */
  389. -#define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer vmmcall to vmcall */
  390. -#define X86_FEATURE_XENPV ( 8*32+16) /* "" Xen paravirtual guest */
  391. +#define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer vmmcall to vmcall */
  392. +#define X86_FEATURE_XENPV ( 8*32+16) /* "" Xen paravirtual guest */
  393. /* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
  394. -#define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
  395. -#define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3b */
  396. -#define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */
  397. -#define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */
  398. -#define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */
  399. -#define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */
  400. -#define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */
  401. -#define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB */
  402. -#define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */
  403. -#define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */
  404. -#define X86_FEATURE_CQM ( 9*32+12) /* Cache QoS Monitoring */
  405. -#define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */
  406. -#define X86_FEATURE_RDT_A ( 9*32+15) /* Resource Director Technology Allocation */
  407. -#define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */
  408. -#define X86_FEATURE_AVX512DQ ( 9*32+17) /* AVX-512 DQ (Double/Quad granular) Instructions */
  409. -#define X86_FEATURE_RDSEED ( 9*32+18) /* The RDSEED instruction */
  410. -#define X86_FEATURE_ADX ( 9*32+19) /* The ADCX and ADOX instructions */
  411. -#define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */
  412. -#define X86_FEATURE_AVX512IFMA ( 9*32+21) /* AVX-512 Integer Fused Multiply-Add instructions */
  413. -#define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */
  414. -#define X86_FEATURE_CLWB ( 9*32+24) /* CLWB instruction */
  415. -#define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */
  416. -#define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */
  417. -#define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */
  418. -#define X86_FEATURE_SHA_NI ( 9*32+29) /* SHA1/SHA256 Instruction Extensions */
  419. -#define X86_FEATURE_AVX512BW ( 9*32+30) /* AVX-512 BW (Byte/Word granular) Instructions */
  420. -#define X86_FEATURE_AVX512VL ( 9*32+31) /* AVX-512 VL (128/256 Vector Length) Extensions */
  421. +#define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
  422. +#define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3b */
  423. +#define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */
  424. +#define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */
  425. +#define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */
  426. +#define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */
  427. +#define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */
  428. +#define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB */
  429. +#define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */
  430. +#define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */
  431. +#define X86_FEATURE_CQM ( 9*32+12) /* Cache QoS Monitoring */
  432. +#define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */
  433. +#define X86_FEATURE_RDT_A ( 9*32+15) /* Resource Director Technology Allocation */
  434. +#define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */
  435. +#define X86_FEATURE_AVX512DQ ( 9*32+17) /* AVX-512 DQ (Double/Quad granular) Instructions */
  436. +#define X86_FEATURE_RDSEED ( 9*32+18) /* The RDSEED instruction */
  437. +#define X86_FEATURE_ADX ( 9*32+19) /* The ADCX and ADOX instructions */
  438. +#define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */
  439. +#define X86_FEATURE_AVX512IFMA ( 9*32+21) /* AVX-512 Integer Fused Multiply-Add instructions */
  440. +#define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */
  441. +#define X86_FEATURE_CLWB ( 9*32+24) /* CLWB instruction */
  442. +#define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */
  443. +#define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */
  444. +#define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */
  445. +#define X86_FEATURE_SHA_NI ( 9*32+29) /* SHA1/SHA256 Instruction Extensions */
  446. +#define X86_FEATURE_AVX512BW ( 9*32+30) /* AVX-512 BW (Byte/Word granular) Instructions */
  447. +#define X86_FEATURE_AVX512VL ( 9*32+31) /* AVX-512 VL (128/256 Vector Length) Extensions */
  448. /* Extended state features, CPUID level 0x0000000d:1 (eax), word 10 */
  449. -#define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT */
  450. -#define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC */
  451. -#define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 */
  452. -#define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS */
  453. +#define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT */
  454. +#define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC */
  455. +#define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 */
  456. +#define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS */
  457. /* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:0 (edx), word 11 */
  458. -#define X86_FEATURE_CQM_LLC (11*32+ 1) /* LLC QoS if 1 */
  459. +#define X86_FEATURE_CQM_LLC (11*32+ 1) /* LLC QoS if 1 */
  460. /* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:1 (edx), word 12 */
  461. -#define X86_FEATURE_CQM_OCCUP_LLC (12*32+ 0) /* LLC occupancy monitoring if 1 */
  462. -#define X86_FEATURE_CQM_MBM_TOTAL (12*32+ 1) /* LLC Total MBM monitoring */
  463. -#define X86_FEATURE_CQM_MBM_LOCAL (12*32+ 2) /* LLC Local MBM monitoring */
  464. +#define X86_FEATURE_CQM_OCCUP_LLC (12*32+ 0) /* LLC occupancy monitoring if 1 */
  465. +#define X86_FEATURE_CQM_MBM_TOTAL (12*32+ 1) /* LLC Total MBM monitoring */
  466. +#define X86_FEATURE_CQM_MBM_LOCAL (12*32+ 2) /* LLC Local MBM monitoring */
  467. /* AMD-defined CPU features, CPUID level 0x80000008 (ebx), word 13 */
  468. -#define X86_FEATURE_CLZERO (13*32+0) /* CLZERO instruction */
  469. -#define X86_FEATURE_IRPERF (13*32+1) /* Instructions Retired Count */
  470. +#define X86_FEATURE_CLZERO (13*32+0) /* CLZERO instruction */
  471. +#define X86_FEATURE_IRPERF (13*32+1) /* Instructions Retired Count */
  472. /* Thermal and Power Management Leaf, CPUID level 0x00000006 (eax), word 14 */
  473. -#define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */
  474. -#define X86_FEATURE_IDA (14*32+ 1) /* Intel Dynamic Acceleration */
  475. -#define X86_FEATURE_ARAT (14*32+ 2) /* Always Running APIC Timer */
  476. -#define X86_FEATURE_PLN (14*32+ 4) /* Intel Power Limit Notification */
  477. -#define X86_FEATURE_PTS (14*32+ 6) /* Intel Package Thermal Status */
  478. -#define X86_FEATURE_HWP (14*32+ 7) /* Intel Hardware P-states */
  479. -#define X86_FEATURE_HWP_NOTIFY (14*32+ 8) /* HWP Notification */
  480. -#define X86_FEATURE_HWP_ACT_WINDOW (14*32+ 9) /* HWP Activity Window */
  481. -#define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */
  482. -#define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */
  483. +#define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */
  484. +#define X86_FEATURE_IDA (14*32+ 1) /* Intel Dynamic Acceleration */
  485. +#define X86_FEATURE_ARAT (14*32+ 2) /* Always Running APIC Timer */
  486. +#define X86_FEATURE_PLN (14*32+ 4) /* Intel Power Limit Notification */
  487. +#define X86_FEATURE_PTS (14*32+ 6) /* Intel Package Thermal Status */
  488. +#define X86_FEATURE_HWP (14*32+ 7) /* Intel Hardware P-states */
  489. +#define X86_FEATURE_HWP_NOTIFY (14*32+ 8) /* HWP Notification */
  490. +#define X86_FEATURE_HWP_ACT_WINDOW (14*32+ 9) /* HWP Activity Window */
  491. +#define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */
  492. +#define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */
  493. /* AMD SVM Feature Identification, CPUID level 0x8000000a (edx), word 15 */
  494. -#define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */
  495. -#define X86_FEATURE_LBRV (15*32+ 1) /* LBR Virtualization support */
  496. -#define X86_FEATURE_SVML (15*32+ 2) /* "svm_lock" SVM locking MSR */
  497. -#define X86_FEATURE_NRIPS (15*32+ 3) /* "nrip_save" SVM next_rip save */
  498. -#define X86_FEATURE_TSCRATEMSR (15*32+ 4) /* "tsc_scale" TSC scaling support */
  499. -#define X86_FEATURE_VMCBCLEAN (15*32+ 5) /* "vmcb_clean" VMCB clean bits support */
  500. -#define X86_FEATURE_FLUSHBYASID (15*32+ 6) /* flush-by-ASID support */
  501. -#define X86_FEATURE_DECODEASSISTS (15*32+ 7) /* Decode Assists support */
  502. -#define X86_FEATURE_PAUSEFILTER (15*32+10) /* filtered pause intercept */
  503. -#define X86_FEATURE_PFTHRESHOLD (15*32+12) /* pause filter threshold */
  504. -#define X86_FEATURE_AVIC (15*32+13) /* Virtual Interrupt Controller */
  505. -#define X86_FEATURE_V_VMSAVE_VMLOAD (15*32+15) /* Virtual VMSAVE VMLOAD */
  506. +#define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */
  507. +#define X86_FEATURE_LBRV (15*32+ 1) /* LBR Virtualization support */
  508. +#define X86_FEATURE_SVML (15*32+ 2) /* "svm_lock" SVM locking MSR */
  509. +#define X86_FEATURE_NRIPS (15*32+ 3) /* "nrip_save" SVM next_rip save */
  510. +#define X86_FEATURE_TSCRATEMSR (15*32+ 4) /* "tsc_scale" TSC scaling support */
  511. +#define X86_FEATURE_VMCBCLEAN (15*32+ 5) /* "vmcb_clean" VMCB clean bits support */
  512. +#define X86_FEATURE_FLUSHBYASID (15*32+ 6) /* flush-by-ASID support */
  513. +#define X86_FEATURE_DECODEASSISTS (15*32+ 7) /* Decode Assists support */
  514. +#define X86_FEATURE_PAUSEFILTER (15*32+10) /* filtered pause intercept */
  515. +#define X86_FEATURE_PFTHRESHOLD (15*32+12) /* pause filter threshold */
  516. +#define X86_FEATURE_AVIC (15*32+13) /* Virtual Interrupt Controller */
  517. +#define X86_FEATURE_V_VMSAVE_VMLOAD (15*32+15) /* Virtual VMSAVE VMLOAD */
  518. +#define X86_FEATURE_VGIF (15*32+16) /* Virtual GIF */
  519. /* Intel-defined CPU features, CPUID level 0x00000007:0 (ecx), word 16 */
  520. -#define X86_FEATURE_AVX512VBMI (16*32+ 1) /* AVX512 Vector Bit Manipulation instructions*/
  521. -#define X86_FEATURE_PKU (16*32+ 3) /* Protection Keys for Userspace */
  522. -#define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */
  523. -#define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit Manipulation Instructions */
  524. -#define X86_FEATURE_GFNI (16*32+ 8) /* Galois Field New Instructions */
  525. -#define X86_FEATURE_VAES (16*32+ 9) /* Vector AES */
  526. -#define X86_FEATURE_VPCLMULQDQ (16*32+ 10) /* Carry-Less Multiplication Double Quadword */
  527. -#define X86_FEATURE_AVX512_VNNI (16*32+ 11) /* Vector Neural Network Instructions */
  528. -#define X86_FEATURE_AVX512_BITALG (16*32+12) /* Support for VPOPCNT[B,W] and VPSHUF-BITQMB */
  529. -#define X86_FEATURE_AVX512_VPOPCNTDQ (16*32+14) /* POPCNT for vectors of DW/QW */
  530. -#define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */
  531. -#define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */
  532. +#define X86_FEATURE_AVX512VBMI (16*32+ 1) /* AVX512 Vector Bit Manipulation instructions*/
  533. +#define X86_FEATURE_PKU (16*32+ 3) /* Protection Keys for Userspace */
  534. +#define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */
  535. +#define X86_FEATURE_AVX512_VBMI2 (16*32+ 6) /* Additional AVX512 Vector Bit Manipulation Instructions */
  536. +#define X86_FEATURE_GFNI (16*32+ 8) /* Galois Field New Instructions */
  537. +#define X86_FEATURE_VAES (16*32+ 9) /* Vector AES */
  538. +#define X86_FEATURE_VPCLMULQDQ (16*32+ 10) /* Carry-Less Multiplication Double Quadword */
  539. +#define X86_FEATURE_AVX512_VNNI (16*32+ 11) /* Vector Neural Network Instructions */
  540. +#define X86_FEATURE_AVX512_BITALG (16*32+12) /* Support for VPOPCNT[B,W] and VPSHUF-BITQMB */
  541. +#define X86_FEATURE_AVX512_VPOPCNTDQ (16*32+14) /* POPCNT for vectors of DW/QW */
  542. +#define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */
  543. +#define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */
  544. /* AMD-defined CPU features, CPUID level 0x80000007 (ebx), word 17 */
  545. -#define X86_FEATURE_OVERFLOW_RECOV (17*32+0) /* MCA overflow recovery support */
  546. -#define X86_FEATURE_SUCCOR (17*32+1) /* Uncorrectable error containment and recovery */
  547. -#define X86_FEATURE_SMCA (17*32+3) /* Scalable MCA */
  548. +#define X86_FEATURE_OVERFLOW_RECOV (17*32+0) /* MCA overflow recovery support */
  549. +#define X86_FEATURE_SUCCOR (17*32+1) /* Uncorrectable error containment and recovery */
  550. +#define X86_FEATURE_SMCA (17*32+3) /* Scalable MCA */
  551. /*
  552. * BUG word(s)
  553. */
  554. -#define X86_BUG(x) (NCAPINTS*32 + (x))
  555. +#define X86_BUG(x) (NCAPINTS*32 + (x))
  556. -#define X86_BUG_F00F X86_BUG(0) /* Intel F00F */
  557. -#define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */
  558. -#define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */
  559. -#define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */
  560. -#define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */
  561. -#define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */
  562. -#define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */
  563. -#define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */
  564. -#define X86_BUG_SYSRET_SS_ATTRS X86_BUG(8) /* SYSRET doesn't fix up SS attrs */
  565. +#define X86_BUG_F00F X86_BUG(0) /* Intel F00F */
  566. +#define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */
  567. +#define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */
  568. +#define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */
  569. +#define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */
  570. +#define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */
  571. +#define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */
  572. +#define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */
  573. +#define X86_BUG_SYSRET_SS_ATTRS X86_BUG(8) /* SYSRET doesn't fix up SS attrs */
  574. #ifdef CONFIG_X86_32
  575. /*
  576. * 64-bit kernels don't use X86_BUG_ESPFIX. Make the define conditional
  577. * to avoid confusion.
  578. */
  579. -#define X86_BUG_ESPFIX X86_BUG(9) /* "" IRET to 16-bit SS corrupts ESP/RSP high bits */
  580. +#define X86_BUG_ESPFIX X86_BUG(9) /* "" IRET to 16-bit SS corrupts ESP/RSP high bits */
  581. #endif
  582. -#define X86_BUG_NULL_SEG X86_BUG(10) /* Nulling a selector preserves the base */
  583. -#define X86_BUG_SWAPGS_FENCE X86_BUG(11) /* SWAPGS without input dep on GS */
  584. -#define X86_BUG_MONITOR X86_BUG(12) /* IPI required to wake up remote CPU */
  585. -#define X86_BUG_AMD_E400 X86_BUG(13) /* CPU is among the affected by Erratum 400 */
  586. +#define X86_BUG_NULL_SEG X86_BUG(10) /* Nulling a selector preserves the base */
  587. +#define X86_BUG_SWAPGS_FENCE X86_BUG(11) /* SWAPGS without input dep on GS */
  588. +#define X86_BUG_MONITOR X86_BUG(12) /* IPI required to wake up remote CPU */
  589. +#define X86_BUG_AMD_E400 X86_BUG(13) /* CPU is among the affected by Erratum 400 */
  590. #endif /* _ASM_X86_CPUFEATURES_H */
  591. --
  592. 2.14.2