|
|
@@ -207,7 +207,7 @@
|
|
|
#define AR934X_GPIO_REG_FUNC 0x6c
|
|
|
|
|
|
#define AR71XX_GPIO_COUNT 16
|
|
|
-@@ -560,4 +663,149 @@
|
|
|
+@@ -560,4 +663,153 @@
|
|
|
#define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
|
|
|
#define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
|
|
|
|
|
|
@@ -345,7 +345,11 @@
|
|
|
+#define AR934X_ETH_CFG_RMII_GMAC0_MASTER BIT(12)
|
|
|
+#define AR933X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
|
|
|
+#define AR934X_ETH_CFG_RXD_DELAY BIT(14)
|
|
|
++#define AR934X_ETH_CFG_RXD_DELAY_MASK 0x3
|
|
|
++#define AR934X_ETH_CFG_RXD_DELAY_SHIFT 14
|
|
|
+#define AR934X_ETH_CFG_RDV_DELAY BIT(16)
|
|
|
++#define AR934X_ETH_CFG_RDV_DELAY_MASK 0x3
|
|
|
++#define AR934X_ETH_CFG_RDV_DELAY_SHIFT 16
|
|
|
+
|
|
|
+/*
|
|
|
+ * QCA955X GMAC Interface
|