0038-MIPS-add-board-support-for-Arcadyan-ARV752DPW22.patch 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. From 09f411b4d10f10a62f147264121bb853b4649c3e Mon Sep 17 00:00:00 2001
  2. From: Oliver Muth <[email protected]>
  3. Date: Sat, 12 Oct 2013 16:49:53 +0200
  4. Subject: MIPS: add board support for Arcadyan ARV752DPW22
  5. Signed-off-by: Oliver Muth <[email protected]>
  6. Signed-off-by: Daniel Schwierzeck <[email protected]>
  7. diff --git a/board/arcadyan/arv752dpw22/Makefile b/board/arcadyan/arv752dpw22/Makefile
  8. new file mode 100644
  9. index 0000000..3a547c2
  10. --- /dev/null
  11. +++ b/board/arcadyan/arv752dpw22/Makefile
  12. @@ -0,0 +1,27 @@
  13. +#
  14. +# Copyright (C) 2000-2011 Wolfgang Denk, DENX Software Engineering, [email protected]
  15. +#
  16. +# SPDX-License-Identifier: GPL-2.0+
  17. +#
  18. +
  19. +include $(TOPDIR)/config.mk
  20. +
  21. +LIB = $(obj)lib$(BOARD).o
  22. +
  23. +COBJS = $(BOARD).o
  24. +
  25. +SRCS := $(SOBJS:.o=.S) $(COBJS:.o=.c)
  26. +OBJS := $(addprefix $(obj),$(COBJS))
  27. +SOBJS := $(addprefix $(obj),$(SOBJS))
  28. +
  29. +$(LIB): $(obj).depend $(OBJS) $(SOBJS)
  30. + $(call cmd_link_o_target, $(OBJS) $(SOBJS))
  31. +
  32. +#########################################################################
  33. +
  34. +# defines $(obj).depend target
  35. +include $(SRCTREE)/rules.mk
  36. +
  37. +sinclude $(obj).depend
  38. +
  39. +#########################################################################
  40. diff --git a/board/arcadyan/arv752dpw22/arv752dpw22.c b/board/arcadyan/arv752dpw22/arv752dpw22.c
  41. new file mode 100644
  42. index 0000000..9b2d89f
  43. --- /dev/null
  44. +++ b/board/arcadyan/arv752dpw22/arv752dpw22.c
  45. @@ -0,0 +1,52 @@
  46. +/*
  47. + * Copyright (C) 2012 Luka Perkov <[email protected]>
  48. + * Copyright (C) 2013 Oliver Muth <[email protected]>
  49. + *
  50. + * SPDX-License-Identifier: GPL-2.0+
  51. + */
  52. +
  53. +#include <common.h>
  54. +#include <switch.h>
  55. +#include <asm/gpio.h>
  56. +#include <asm/lantiq/eth.h>
  57. +#include <asm/lantiq/reset.h>
  58. +#include <asm/lantiq/chipid.h>
  59. +
  60. +int board_early_init_f(void)
  61. +{
  62. + return 0;
  63. +}
  64. +
  65. +int checkboard(void)
  66. +{
  67. + puts("Board: " CONFIG_BOARD_NAME "\n");
  68. + ltq_chip_print_info();
  69. +
  70. + return 0;
  71. +}
  72. +
  73. +static const struct ltq_eth_port_config eth_port_config[] = {
  74. + /* MAC0: Atheros ar8216 switch */
  75. + { 0, 0x0, LTQ_ETH_PORT_SWITCH, PHY_INTERFACE_MODE_MII },
  76. +};
  77. +
  78. +static const struct ltq_eth_board_config eth_board_config = {
  79. + .ports = eth_port_config,
  80. + .num_ports = ARRAY_SIZE(eth_port_config),
  81. +};
  82. +
  83. +int board_eth_init(bd_t *bis)
  84. +{
  85. + return ltq_eth_initialize(&eth_board_config);
  86. +}
  87. +
  88. +static struct switch_device ar8216_dev = {
  89. + .name = "ar8216",
  90. + .cpu_port = 0,
  91. + .port_mask = 0xF,
  92. +};
  93. +
  94. +int board_switch_init(void)
  95. +{
  96. + return switch_device_register(&ar8216_dev);
  97. +}
  98. diff --git a/board/arcadyan/arv752dpw22/config.mk b/board/arcadyan/arv752dpw22/config.mk
  99. new file mode 100644
  100. index 0000000..9d8953b
  101. --- /dev/null
  102. +++ b/board/arcadyan/arv752dpw22/config.mk
  103. @@ -0,0 +1,7 @@
  104. +#
  105. +# Copyright (C) 2011-2013 Daniel Schwierzeck, [email protected]
  106. +#
  107. +# SPDX-License-Identifier: GPL-2.0+
  108. +#
  109. +
  110. +PLATFORM_CPPFLAGS += -I$(TOPDIR)/board/$(BOARDDIR)
  111. diff --git a/board/arcadyan/arv752dpw22/ddr_settings.h b/board/arcadyan/arv752dpw22/ddr_settings.h
  112. new file mode 100644
  113. index 0000000..a226322
  114. --- /dev/null
  115. +++ b/board/arcadyan/arv752dpw22/ddr_settings.h
  116. @@ -0,0 +1,55 @@
  117. +/*
  118. + * Copyright (C) 2011-2013 Luka Perkov <[email protected]>
  119. + *
  120. + * This file has been generated with lantiq_ram_extract_magic.awk script.
  121. + *
  122. + * SPDX-License-Identifier: GPL-2.0+
  123. + */
  124. +
  125. +#define MC_DC00_VALUE 0x1B1B
  126. +#define MC_DC01_VALUE 0x0
  127. +#define MC_DC02_VALUE 0x0
  128. +#define MC_DC03_VALUE 0x0
  129. +#define MC_DC04_VALUE 0x0
  130. +#define MC_DC05_VALUE 0x200
  131. +#define MC_DC06_VALUE 0x605
  132. +#define MC_DC07_VALUE 0x303
  133. +#define MC_DC08_VALUE 0x102
  134. +#define MC_DC09_VALUE 0x70A
  135. +#define MC_DC10_VALUE 0x203
  136. +#define MC_DC11_VALUE 0xC02
  137. +#define MC_DC12_VALUE 0x1C8
  138. +#define MC_DC13_VALUE 0x1
  139. +#define MC_DC14_VALUE 0x0
  140. +#define MC_DC15_VALUE 0x134
  141. +#define MC_DC16_VALUE 0xC800
  142. +#define MC_DC17_VALUE 0xD
  143. +#define MC_DC18_VALUE 0x301
  144. +#define MC_DC19_VALUE 0x200
  145. +#define MC_DC20_VALUE 0xA03
  146. +#define MC_DC21_VALUE 0x1400
  147. +#define MC_DC22_VALUE 0x1414
  148. +#define MC_DC23_VALUE 0x0
  149. +#define MC_DC24_VALUE 0x5B
  150. +#define MC_DC25_VALUE 0x0
  151. +#define MC_DC26_VALUE 0x0
  152. +#define MC_DC27_VALUE 0x0
  153. +#define MC_DC28_VALUE 0x510
  154. +#define MC_DC29_VALUE 0x4E20
  155. +#define MC_DC30_VALUE 0x8235
  156. +#define MC_DC31_VALUE 0x0
  157. +#define MC_DC32_VALUE 0x0
  158. +#define MC_DC33_VALUE 0x0
  159. +#define MC_DC34_VALUE 0x0
  160. +#define MC_DC35_VALUE 0x0
  161. +#define MC_DC36_VALUE 0x0
  162. +#define MC_DC37_VALUE 0x0
  163. +#define MC_DC38_VALUE 0x0
  164. +#define MC_DC39_VALUE 0x0
  165. +#define MC_DC40_VALUE 0x0
  166. +#define MC_DC41_VALUE 0x0
  167. +#define MC_DC42_VALUE 0x0
  168. +#define MC_DC43_VALUE 0x0
  169. +#define MC_DC44_VALUE 0x0
  170. +#define MC_DC45_VALUE 0x500
  171. +#define MC_DC46_VALUE 0x0
  172. diff --git a/boards.cfg b/boards.cfg
  173. index 79cba2d..287f974 100644
  174. --- a/boards.cfg
  175. +++ b/boards.cfg
  176. @@ -521,6 +521,9 @@ Active mips mips32 danube arcadyan arv7518pw
  177. Active mips mips32 danube arcadyan arv752dpw arv752dpw_brn arv752dpw:SYS_BOOT_BRN -
  178. Active mips mips32 danube arcadyan arv752dpw arv752dpw_nor arv752dpw:SYS_BOOT_NOR -
  179. Active mips mips32 danube arcadyan arv752dpw arv752dpw_ram arv752dpw:SYS_BOOT_RAM -
  180. +Active mips mips32 danube arcadyan arv752dpw22 arv752dpw22_brn arv752dpw22:SYS_BOOT_BRN -
  181. +Active mips mips32 danube arcadyan arv752dpw22 arv752dpw22_nor arv752dpw22:SYS_BOOT_NOR -
  182. +Active mips mips32 danube arcadyan arv752dpw22 arv752dpw22_ram arv752dpw22:SYS_BOOT_RAM -
  183. Active mips mips32 danube audiocodes acmp252 acmp252_nor acmp252:SYS_BOOT_NOR Daniel Golle <[email protected]>
  184. Active mips mips32 danube audiocodes acmp252 acmp252_ram acmp252:SYS_BOOT_RAM Daniel Golle <[email protected]>
  185. Active mips mips32 danube gigaset sx76x gigasx76x_nor sx76x:SYS_BOOT_NOR Luka Perkov <[email protected]>
  186. diff --git a/include/configs/arv752dpw22.h b/include/configs/arv752dpw22.h
  187. new file mode 100644
  188. index 0000000..f17aa70
  189. --- /dev/null
  190. +++ b/include/configs/arv752dpw22.h
  191. @@ -0,0 +1,68 @@
  192. +/*
  193. + * Copyright (C) 2012-2013 Luka Perkov <[email protected]>
  194. + *
  195. + * SPDX-License-Identifier: GPL-2.0+
  196. + */
  197. +
  198. +#ifndef __CONFIG_H
  199. +#define __CONFIG_H
  200. +
  201. +#define CONFIG_MACH_TYPE "ARV752DPW22"
  202. +#define CONFIG_IDENT_STRING " "CONFIG_MACH_TYPE
  203. +#define CONFIG_BOARD_NAME "Arcadyan ARV752DPW22"
  204. +
  205. +/* Configure SoC */
  206. +#define CONFIG_LTQ_SUPPORT_UART /* Enable ASC and UART */
  207. +
  208. +#define CONFIG_LTQ_SUPPORT_ETHERNET /* Enable ethernet */
  209. +
  210. +#define CONFIG_LTQ_SUPPORT_NOR_FLASH /* Have a parallel NOR flash */
  211. +
  212. +/* Switch devices */
  213. +#define CONFIG_SWITCH_MULTI
  214. +#define CONFIG_SWITCH_AR8216
  215. +
  216. +/* Environment */
  217. +#if defined(CONFIG_SYS_BOOT_NOR)
  218. +#define CONFIG_ENV_IS_IN_FLASH
  219. +#define CONFIG_ENV_OVERWRITE
  220. +#define CONFIG_ENV_OFFSET (192 * 1024)
  221. +#define CONFIG_ENV_SECT_SIZE (64 * 1024)
  222. +#else
  223. +#define CONFIG_ENV_IS_NOWHERE
  224. +#endif
  225. +
  226. +#define CONFIG_ENV_SIZE (8 * 1024)
  227. +#define CONFIG_LOADADDR CONFIG_SYS_LOAD_ADDR
  228. +
  229. +/* Burnboot loadable image */
  230. +#if defined(CONFIG_SYS_BOOT_BRN)
  231. +#define CONFIG_SYS_TEXT_BASE 0x80002000
  232. +#define CONFIG_SKIP_LOWLEVEL_INIT
  233. +#define CONFIG_SYS_DISABLE_CACHE
  234. +#define CONFIG_ENV_OVERWRITE 1
  235. +#endif
  236. +
  237. +
  238. +/* Console */
  239. +#define CONFIG_LTQ_ADVANCED_CONSOLE
  240. +#define CONFIG_BAUDRATE 115200
  241. +#define CONFIG_CONSOLE_ASC 1
  242. +#define CONFIG_CONSOLE_DEV "ttyLTQ1"
  243. +
  244. +/* Pull in default board configs for Lantiq XWAY Danube */
  245. +#include <asm/lantiq/config.h>
  246. +#include <asm/arch/config.h>
  247. +
  248. +/* Pull in default OpenWrt configs for Lantiq SoC */
  249. +#include "openwrt-lantiq-common.h"
  250. +
  251. +#define CONFIG_ENV_UPDATE_UBOOT_NOR \
  252. + "update-uboot-nor=run load-uboot-nor write-uboot-nor\0"
  253. +
  254. +#define CONFIG_EXTRA_ENV_SETTINGS \
  255. + CONFIG_ENV_LANTIQ_DEFAULTS \
  256. + CONFIG_ENV_UPDATE_UBOOT_NOR \
  257. + "kernel_addr=0xB0040000\0"
  258. +
  259. +#endif /* __CONFIG_H */
  260. --
  261. 1.8.3.2