0005-01-v5.8-net-phy-mdio-add-IPQ4019-MDIO-driver.patch 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. From 466ed24fb22342f3ae1c10758a6a0c6a8c081b2d Mon Sep 17 00:00:00 2001
  2. From: Robert Marko <[email protected]>
  3. Date: Thu, 30 Apr 2020 11:07:05 +0200
  4. Subject: [PATCH] net: phy: mdio: add IPQ4019 MDIO driver
  5. This patch adds the driver for the MDIO interface
  6. inside of Qualcomm IPQ40xx series SoC-s.
  7. Signed-off-by: Christian Lamparter <[email protected]>
  8. Signed-off-by: Robert Marko <[email protected]>
  9. Reviewed-by: Andrew Lunn <[email protected]>
  10. Reviewed-by: Florian Fainelli <[email protected]>
  11. Cc: Luka Perkov <[email protected]>
  12. Signed-off-by: David S. Miller <[email protected]>
  13. ---
  14. drivers/net/phy/Kconfig | 7 ++
  15. drivers/net/phy/Makefile | 1 +
  16. drivers/net/phy/mdio-ipq4019.c | 160 +++++++++++++++++++++++++++++++++
  17. 3 files changed, 168 insertions(+)
  18. create mode 100644 drivers/net/phy/mdio-ipq4019.c
  19. --- a/drivers/net/phy/Kconfig
  20. +++ b/drivers/net/phy/Kconfig
  21. @@ -156,6 +156,13 @@ config MDIO_I2C
  22. This is library mode.
  23. +config MDIO_IPQ4019
  24. + tristate "Qualcomm IPQ4019 MDIO interface support"
  25. + depends on HAS_IOMEM && OF_MDIO
  26. + help
  27. + This driver supports the MDIO interface found in Qualcomm
  28. + IPQ40xx series Soc-s.
  29. +
  30. config MDIO_MOXART
  31. tristate "MOXA ART MDIO interface support"
  32. depends on ARCH_MOXART || COMPILE_TEST
  33. --- a/drivers/net/phy/Makefile
  34. +++ b/drivers/net/phy/Makefile
  35. @@ -49,6 +49,7 @@ obj-$(CONFIG_MDIO_CAVIUM) += mdio-cavium
  36. obj-$(CONFIG_MDIO_GPIO) += mdio-gpio.o
  37. obj-$(CONFIG_MDIO_HISI_FEMAC) += mdio-hisi-femac.o
  38. obj-$(CONFIG_MDIO_I2C) += mdio-i2c.o
  39. +obj-$(CONFIG_MDIO_IPQ4019) += mdio-ipq4019.o
  40. obj-$(CONFIG_MDIO_MOXART) += mdio-moxart.o
  41. obj-$(CONFIG_MDIO_MSCC_MIIM) += mdio-mscc-miim.o
  42. obj-$(CONFIG_MDIO_OCTEON) += mdio-octeon.o
  43. --- /dev/null
  44. +++ b/drivers/net/phy/mdio-ipq4019.c
  45. @@ -0,0 +1,160 @@
  46. +// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  47. +/* Copyright (c) 2015, The Linux Foundation. All rights reserved. */
  48. +/* Copyright (c) 2020 Sartura Ltd. */
  49. +
  50. +#include <linux/delay.h>
  51. +#include <linux/kernel.h>
  52. +#include <linux/module.h>
  53. +#include <linux/io.h>
  54. +#include <linux/iopoll.h>
  55. +#include <linux/of_address.h>
  56. +#include <linux/of_mdio.h>
  57. +#include <linux/phy.h>
  58. +#include <linux/platform_device.h>
  59. +
  60. +#define MDIO_ADDR_REG 0x44
  61. +#define MDIO_DATA_WRITE_REG 0x48
  62. +#define MDIO_DATA_READ_REG 0x4c
  63. +#define MDIO_CMD_REG 0x50
  64. +#define MDIO_CMD_ACCESS_BUSY BIT(16)
  65. +#define MDIO_CMD_ACCESS_START BIT(8)
  66. +#define MDIO_CMD_ACCESS_CODE_READ 0
  67. +#define MDIO_CMD_ACCESS_CODE_WRITE 1
  68. +
  69. +#define ipq4019_MDIO_TIMEOUT 10000
  70. +#define ipq4019_MDIO_SLEEP 10
  71. +
  72. +struct ipq4019_mdio_data {
  73. + void __iomem *membase;
  74. +};
  75. +
  76. +static int ipq4019_mdio_wait_busy(struct mii_bus *bus)
  77. +{
  78. + struct ipq4019_mdio_data *priv = bus->priv;
  79. + unsigned int busy;
  80. +
  81. + return readl_poll_timeout(priv->membase + MDIO_CMD_REG, busy,
  82. + (busy & MDIO_CMD_ACCESS_BUSY) == 0,
  83. + ipq4019_MDIO_SLEEP, ipq4019_MDIO_TIMEOUT);
  84. +}
  85. +
  86. +static int ipq4019_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  87. +{
  88. + struct ipq4019_mdio_data *priv = bus->priv;
  89. + unsigned int cmd;
  90. +
  91. + /* Reject clause 45 */
  92. + if (regnum & MII_ADDR_C45)
  93. + return -EOPNOTSUPP;
  94. +
  95. + if (ipq4019_mdio_wait_busy(bus))
  96. + return -ETIMEDOUT;
  97. +
  98. + /* issue the phy address and reg */
  99. + writel((mii_id << 8) | regnum, priv->membase + MDIO_ADDR_REG);
  100. +
  101. + cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_READ;
  102. +
  103. + /* issue read command */
  104. + writel(cmd, priv->membase + MDIO_CMD_REG);
  105. +
  106. + /* Wait read complete */
  107. + if (ipq4019_mdio_wait_busy(bus))
  108. + return -ETIMEDOUT;
  109. +
  110. + /* Read and return data */
  111. + return readl(priv->membase + MDIO_DATA_READ_REG);
  112. +}
  113. +
  114. +static int ipq4019_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
  115. + u16 value)
  116. +{
  117. + struct ipq4019_mdio_data *priv = bus->priv;
  118. + unsigned int cmd;
  119. +
  120. + /* Reject clause 45 */
  121. + if (regnum & MII_ADDR_C45)
  122. + return -EOPNOTSUPP;
  123. +
  124. + if (ipq4019_mdio_wait_busy(bus))
  125. + return -ETIMEDOUT;
  126. +
  127. + /* issue the phy address and reg */
  128. + writel((mii_id << 8) | regnum, priv->membase + MDIO_ADDR_REG);
  129. +
  130. + /* issue write data */
  131. + writel(value, priv->membase + MDIO_DATA_WRITE_REG);
  132. +
  133. + cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_WRITE;
  134. + /* issue write command */
  135. + writel(cmd, priv->membase + MDIO_CMD_REG);
  136. +
  137. + /* Wait write complete */
  138. + if (ipq4019_mdio_wait_busy(bus))
  139. + return -ETIMEDOUT;
  140. +
  141. + return 0;
  142. +}
  143. +
  144. +static int ipq4019_mdio_probe(struct platform_device *pdev)
  145. +{
  146. + struct ipq4019_mdio_data *priv;
  147. + struct mii_bus *bus;
  148. + int ret;
  149. +
  150. + bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*priv));
  151. + if (!bus)
  152. + return -ENOMEM;
  153. +
  154. + priv = bus->priv;
  155. +
  156. + priv->membase = devm_platform_ioremap_resource(pdev, 0);
  157. + if (IS_ERR(priv->membase))
  158. + return PTR_ERR(priv->membase);
  159. +
  160. + bus->name = "ipq4019_mdio";
  161. + bus->read = ipq4019_mdio_read;
  162. + bus->write = ipq4019_mdio_write;
  163. + bus->parent = &pdev->dev;
  164. + snprintf(bus->id, MII_BUS_ID_SIZE, "%s%d", pdev->name, pdev->id);
  165. +
  166. + ret = of_mdiobus_register(bus, pdev->dev.of_node);
  167. + if (ret) {
  168. + dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  169. + return ret;
  170. + }
  171. +
  172. + platform_set_drvdata(pdev, bus);
  173. +
  174. + return 0;
  175. +}
  176. +
  177. +static int ipq4019_mdio_remove(struct platform_device *pdev)
  178. +{
  179. + struct mii_bus *bus = platform_get_drvdata(pdev);
  180. +
  181. + mdiobus_unregister(bus);
  182. +
  183. + return 0;
  184. +}
  185. +
  186. +static const struct of_device_id ipq4019_mdio_dt_ids[] = {
  187. + { .compatible = "qcom,ipq4019-mdio" },
  188. + { }
  189. +};
  190. +MODULE_DEVICE_TABLE(of, ipq4019_mdio_dt_ids);
  191. +
  192. +static struct platform_driver ipq4019_mdio_driver = {
  193. + .probe = ipq4019_mdio_probe,
  194. + .remove = ipq4019_mdio_remove,
  195. + .driver = {
  196. + .name = "ipq4019-mdio",
  197. + .of_match_table = ipq4019_mdio_dt_ids,
  198. + },
  199. +};
  200. +
  201. +module_platform_driver(ipq4019_mdio_driver);
  202. +
  203. +MODULE_DESCRIPTION("ipq4019 MDIO interface driver");
  204. +MODULE_AUTHOR("Qualcomm Atheros");
  205. +MODULE_LICENSE("Dual BSD/GPL");