737-01-v6.7-net-phy-aquantia-move-to-separate-directory.patch 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310
  1. From d2213db3f49bce8e7a87c8de05b9a091f78f654e Mon Sep 17 00:00:00 2001
  2. From: Christian Marangi <[email protected]>
  3. Date: Tue, 14 Nov 2023 15:08:41 +0100
  4. Subject: [PATCH 1/3] net: phy: aquantia: move to separate directory
  5. Move aquantia PHY driver to separate driectory in preparation for
  6. firmware loading support to keep things tidy.
  7. Signed-off-by: Christian Marangi <[email protected]>
  8. Reviewed-by: Andrew Lunn <[email protected]>
  9. Signed-off-by: David S. Miller <[email protected]>
  10. ---
  11. drivers/net/phy/Kconfig | 5 +----
  12. drivers/net/phy/Makefile | 6 +-----
  13. drivers/net/phy/aquantia/Kconfig | 5 +++++
  14. drivers/net/phy/aquantia/Makefile | 6 ++++++
  15. drivers/net/phy/{ => aquantia}/aquantia.h | 0
  16. drivers/net/phy/{ => aquantia}/aquantia_hwmon.c | 0
  17. drivers/net/phy/{ => aquantia}/aquantia_main.c | 0
  18. 7 files changed, 13 insertions(+), 9 deletions(-)
  19. create mode 100644 drivers/net/phy/aquantia/Kconfig
  20. create mode 100644 drivers/net/phy/aquantia/Makefile
  21. rename drivers/net/phy/{ => aquantia}/aquantia.h (100%)
  22. rename drivers/net/phy/{ => aquantia}/aquantia_hwmon.c (100%)
  23. rename drivers/net/phy/{ => aquantia}/aquantia_main.c (100%)
  24. --- a/drivers/net/phy/Kconfig
  25. +++ b/drivers/net/phy/Kconfig
  26. @@ -83,10 +83,7 @@ config ADIN_PHY
  27. - ADIN1300 - Robust,Industrial, Low Latency 10/100/1000 Gigabit
  28. Ethernet PHY
  29. -config AQUANTIA_PHY
  30. - tristate "Aquantia PHYs"
  31. - help
  32. - Currently supports the Aquantia AQ1202, AQ2104, AQR105, AQR405
  33. +source "drivers/net/phy/aquantia/Kconfig"
  34. config AX88796B_PHY
  35. tristate "Asix PHYs"
  36. --- a/drivers/net/phy/Makefile
  37. +++ b/drivers/net/phy/Makefile
  38. @@ -32,11 +32,7 @@ obj-y += $(sfp-obj-y) $(sfp-obj-m)
  39. obj-$(CONFIG_ADIN_PHY) += adin.o
  40. obj-$(CONFIG_AMD_PHY) += amd.o
  41. -aquantia-objs += aquantia_main.o
  42. -ifdef CONFIG_HWMON
  43. -aquantia-objs += aquantia_hwmon.o
  44. -endif
  45. -obj-$(CONFIG_AQUANTIA_PHY) += aquantia.o
  46. +obj-$(CONFIG_AQUANTIA_PHY) += aquantia/
  47. obj-$(CONFIG_AT803X_PHY) += at803x.o
  48. obj-$(CONFIG_AX88796B_PHY) += ax88796b.o
  49. obj-$(CONFIG_BCM54140_PHY) += bcm54140.o
  50. --- /dev/null
  51. +++ b/drivers/net/phy/aquantia/Kconfig
  52. @@ -0,0 +1,5 @@
  53. +# SPDX-License-Identifier: GPL-2.0-only
  54. +config AQUANTIA_PHY
  55. + tristate "Aquantia PHYs"
  56. + help
  57. + Currently supports the Aquantia AQ1202, AQ2104, AQR105, AQR405
  58. --- /dev/null
  59. +++ b/drivers/net/phy/aquantia/Makefile
  60. @@ -0,0 +1,6 @@
  61. +# SPDX-License-Identifier: GPL-2.0
  62. +aquantia-objs += aquantia_main.o
  63. +ifdef CONFIG_HWMON
  64. +aquantia-objs += aquantia_hwmon.o
  65. +endif
  66. +obj-$(CONFIG_AQUANTIA_PHY) += aquantia.o
  67. --- a/drivers/net/phy/aquantia.h
  68. +++ /dev/null
  69. @@ -1,16 +0,0 @@
  70. -/* SPDX-License-Identifier: GPL-2.0 */
  71. -/* HWMON driver for Aquantia PHY
  72. - *
  73. - * Author: Nikita Yushchenko <[email protected]>
  74. - * Author: Andrew Lunn <[email protected]>
  75. - * Author: Heiner Kallweit <[email protected]>
  76. - */
  77. -
  78. -#include <linux/device.h>
  79. -#include <linux/phy.h>
  80. -
  81. -#if IS_REACHABLE(CONFIG_HWMON)
  82. -int aqr_hwmon_probe(struct phy_device *phydev);
  83. -#else
  84. -static inline int aqr_hwmon_probe(struct phy_device *phydev) { return 0; }
  85. -#endif
  86. --- /dev/null
  87. +++ b/drivers/net/phy/aquantia/aquantia.h
  88. @@ -0,0 +1,16 @@
  89. +/* SPDX-License-Identifier: GPL-2.0 */
  90. +/* HWMON driver for Aquantia PHY
  91. + *
  92. + * Author: Nikita Yushchenko <[email protected]>
  93. + * Author: Andrew Lunn <[email protected]>
  94. + * Author: Heiner Kallweit <[email protected]>
  95. + */
  96. +
  97. +#include <linux/device.h>
  98. +#include <linux/phy.h>
  99. +
  100. +#if IS_REACHABLE(CONFIG_HWMON)
  101. +int aqr_hwmon_probe(struct phy_device *phydev);
  102. +#else
  103. +static inline int aqr_hwmon_probe(struct phy_device *phydev) { return 0; }
  104. +#endif
  105. --- /dev/null
  106. +++ b/drivers/net/phy/aquantia/aquantia_hwmon.c
  107. @@ -0,0 +1,250 @@
  108. +// SPDX-License-Identifier: GPL-2.0
  109. +/* HWMON driver for Aquantia PHY
  110. + *
  111. + * Author: Nikita Yushchenko <[email protected]>
  112. + * Author: Andrew Lunn <[email protected]>
  113. + * Author: Heiner Kallweit <[email protected]>
  114. + */
  115. +
  116. +#include <linux/phy.h>
  117. +#include <linux/device.h>
  118. +#include <linux/ctype.h>
  119. +#include <linux/hwmon.h>
  120. +
  121. +#include "aquantia.h"
  122. +
  123. +/* Vendor specific 1, MDIO_MMD_VEND2 */
  124. +#define VEND1_THERMAL_PROV_HIGH_TEMP_FAIL 0xc421
  125. +#define VEND1_THERMAL_PROV_LOW_TEMP_FAIL 0xc422
  126. +#define VEND1_THERMAL_PROV_HIGH_TEMP_WARN 0xc423
  127. +#define VEND1_THERMAL_PROV_LOW_TEMP_WARN 0xc424
  128. +#define VEND1_THERMAL_STAT1 0xc820
  129. +#define VEND1_THERMAL_STAT2 0xc821
  130. +#define VEND1_THERMAL_STAT2_VALID BIT(0)
  131. +#define VEND1_GENERAL_STAT1 0xc830
  132. +#define VEND1_GENERAL_STAT1_HIGH_TEMP_FAIL BIT(14)
  133. +#define VEND1_GENERAL_STAT1_LOW_TEMP_FAIL BIT(13)
  134. +#define VEND1_GENERAL_STAT1_HIGH_TEMP_WARN BIT(12)
  135. +#define VEND1_GENERAL_STAT1_LOW_TEMP_WARN BIT(11)
  136. +
  137. +#if IS_REACHABLE(CONFIG_HWMON)
  138. +
  139. +static umode_t aqr_hwmon_is_visible(const void *data,
  140. + enum hwmon_sensor_types type,
  141. + u32 attr, int channel)
  142. +{
  143. + if (type != hwmon_temp)
  144. + return 0;
  145. +
  146. + switch (attr) {
  147. + case hwmon_temp_input:
  148. + case hwmon_temp_min_alarm:
  149. + case hwmon_temp_max_alarm:
  150. + case hwmon_temp_lcrit_alarm:
  151. + case hwmon_temp_crit_alarm:
  152. + return 0444;
  153. + case hwmon_temp_min:
  154. + case hwmon_temp_max:
  155. + case hwmon_temp_lcrit:
  156. + case hwmon_temp_crit:
  157. + return 0644;
  158. + default:
  159. + return 0;
  160. + }
  161. +}
  162. +
  163. +static int aqr_hwmon_get(struct phy_device *phydev, int reg, long *value)
  164. +{
  165. + int temp = phy_read_mmd(phydev, MDIO_MMD_VEND1, reg);
  166. +
  167. + if (temp < 0)
  168. + return temp;
  169. +
  170. + /* 16 bit value is 2's complement with LSB = 1/256th degree Celsius */
  171. + *value = (s16)temp * 1000 / 256;
  172. +
  173. + return 0;
  174. +}
  175. +
  176. +static int aqr_hwmon_set(struct phy_device *phydev, int reg, long value)
  177. +{
  178. + int temp;
  179. +
  180. + if (value >= 128000 || value < -128000)
  181. + return -ERANGE;
  182. +
  183. + temp = value * 256 / 1000;
  184. +
  185. + /* temp is in s16 range and we're interested in lower 16 bits only */
  186. + return phy_write_mmd(phydev, MDIO_MMD_VEND1, reg, (u16)temp);
  187. +}
  188. +
  189. +static int aqr_hwmon_test_bit(struct phy_device *phydev, int reg, int bit)
  190. +{
  191. + int val = phy_read_mmd(phydev, MDIO_MMD_VEND1, reg);
  192. +
  193. + if (val < 0)
  194. + return val;
  195. +
  196. + return !!(val & bit);
  197. +}
  198. +
  199. +static int aqr_hwmon_status1(struct phy_device *phydev, int bit, long *value)
  200. +{
  201. + int val = aqr_hwmon_test_bit(phydev, VEND1_GENERAL_STAT1, bit);
  202. +
  203. + if (val < 0)
  204. + return val;
  205. +
  206. + *value = val;
  207. +
  208. + return 0;
  209. +}
  210. +
  211. +static int aqr_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
  212. + u32 attr, int channel, long *value)
  213. +{
  214. + struct phy_device *phydev = dev_get_drvdata(dev);
  215. + int reg;
  216. +
  217. + if (type != hwmon_temp)
  218. + return -EOPNOTSUPP;
  219. +
  220. + switch (attr) {
  221. + case hwmon_temp_input:
  222. + reg = aqr_hwmon_test_bit(phydev, VEND1_THERMAL_STAT2,
  223. + VEND1_THERMAL_STAT2_VALID);
  224. + if (reg < 0)
  225. + return reg;
  226. + if (!reg)
  227. + return -EBUSY;
  228. +
  229. + return aqr_hwmon_get(phydev, VEND1_THERMAL_STAT1, value);
  230. +
  231. + case hwmon_temp_lcrit:
  232. + return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_LOW_TEMP_FAIL,
  233. + value);
  234. + case hwmon_temp_min:
  235. + return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_LOW_TEMP_WARN,
  236. + value);
  237. + case hwmon_temp_max:
  238. + return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_WARN,
  239. + value);
  240. + case hwmon_temp_crit:
  241. + return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_FAIL,
  242. + value);
  243. + case hwmon_temp_lcrit_alarm:
  244. + return aqr_hwmon_status1(phydev,
  245. + VEND1_GENERAL_STAT1_LOW_TEMP_FAIL,
  246. + value);
  247. + case hwmon_temp_min_alarm:
  248. + return aqr_hwmon_status1(phydev,
  249. + VEND1_GENERAL_STAT1_LOW_TEMP_WARN,
  250. + value);
  251. + case hwmon_temp_max_alarm:
  252. + return aqr_hwmon_status1(phydev,
  253. + VEND1_GENERAL_STAT1_HIGH_TEMP_WARN,
  254. + value);
  255. + case hwmon_temp_crit_alarm:
  256. + return aqr_hwmon_status1(phydev,
  257. + VEND1_GENERAL_STAT1_HIGH_TEMP_FAIL,
  258. + value);
  259. + default:
  260. + return -EOPNOTSUPP;
  261. + }
  262. +}
  263. +
  264. +static int aqr_hwmon_write(struct device *dev, enum hwmon_sensor_types type,
  265. + u32 attr, int channel, long value)
  266. +{
  267. + struct phy_device *phydev = dev_get_drvdata(dev);
  268. +
  269. + if (type != hwmon_temp)
  270. + return -EOPNOTSUPP;
  271. +
  272. + switch (attr) {
  273. + case hwmon_temp_lcrit:
  274. + return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_LOW_TEMP_FAIL,
  275. + value);
  276. + case hwmon_temp_min:
  277. + return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_LOW_TEMP_WARN,
  278. + value);
  279. + case hwmon_temp_max:
  280. + return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_WARN,
  281. + value);
  282. + case hwmon_temp_crit:
  283. + return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_FAIL,
  284. + value);
  285. + default:
  286. + return -EOPNOTSUPP;
  287. + }
  288. +}
  289. +
  290. +static const struct hwmon_ops aqr_hwmon_ops = {
  291. + .is_visible = aqr_hwmon_is_visible,
  292. + .read = aqr_hwmon_read,
  293. + .write = aqr_hwmon_write,
  294. +};
  295. +
  296. +static u32 aqr_hwmon_chip_config[] = {
  297. + HWMON_C_REGISTER_TZ,
  298. + 0,
  299. +};
  300. +
  301. +static const struct hwmon_channel_info aqr_hwmon_chip = {
  302. + .type = hwmon_chip,
  303. + .config = aqr_hwmon_chip_config,
  304. +};
  305. +
  306. +static u32 aqr_hwmon_temp_config[] = {
  307. + HWMON_T_INPUT |
  308. + HWMON_T_MAX | HWMON_T_MIN |
  309. + HWMON_T_MAX_ALARM | HWMON_T_MIN_ALARM |
  310. + HWMON_T_CRIT | HWMON_T_LCRIT |
  311. + HWMON_T_CRIT_ALARM | HWMON_T_LCRIT_ALARM,
  312. + 0,
  313. +};
  314. +
  315. +static const struct hwmon_channel_info aqr_hwmon_temp = {
  316. + .type = hwmon_temp,
  317. + .config = aqr_hwmon_temp_config,
  318. +};
  319. +
  320. +static const struct hwmon_channel_info *aqr_hwmon_info[] = {
  321. + &aqr_hwmon_chip,
  322. + &aqr_hwmon_temp,
  323. + NULL,
  324. +};
  325. +
  326. +static const struct hwmon_chip_info aqr_hwmon_chip_info = {
  327. + .ops = &aqr_hwmon_ops,
  328. + .info = aqr_hwmon_info,
  329. +};
  330. +
  331. +int aqr_hwmon_probe(struct phy_device *phydev)
  332. +{
  333. + struct device *dev = &phydev->mdio.dev;
  334. + struct device *hwmon_dev;
  335. + char *hwmon_name;
  336. + int i, j;
  337. +
  338. + hwmon_name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  339. + if (!hwmon_name)
  340. + return -ENOMEM;
  341. +
  342. + for (i = j = 0; hwmon_name[i]; i++) {
  343. + if (isalnum(hwmon_name[i])) {
  344. + if (i != j)
  345. + hwmon_name[j] = hwmon_name[i];
  346. + j++;
  347. + }
  348. + }
  349. + hwmon_name[j] = '\0';
  350. +
  351. + hwmon_dev = devm_hwmon_device_register_with_info(dev, hwmon_name,
  352. + phydev, &aqr_hwmon_chip_info, NULL);
  353. +
  354. + return PTR_ERR_OR_ZERO(hwmon_dev);
  355. +}
  356. +
  357. +#endif
  358. --- /dev/null
  359. +++ b/drivers/net/phy/aquantia/aquantia_main.c
  360. @@ -0,0 +1,844 @@
  361. +// SPDX-License-Identifier: GPL-2.0
  362. +/*
  363. + * Driver for Aquantia PHY
  364. + *
  365. + * Author: Shaohui Xie <[email protected]>
  366. + *
  367. + * Copyright 2015 Freescale Semiconductor, Inc.
  368. + */
  369. +
  370. +#include <linux/kernel.h>
  371. +#include <linux/module.h>
  372. +#include <linux/delay.h>
  373. +#include <linux/bitfield.h>
  374. +#include <linux/phy.h>
  375. +
  376. +#include "aquantia.h"
  377. +
  378. +#define PHY_ID_AQ1202 0x03a1b445
  379. +#define PHY_ID_AQ2104 0x03a1b460
  380. +#define PHY_ID_AQR105 0x03a1b4a2
  381. +#define PHY_ID_AQR106 0x03a1b4d0
  382. +#define PHY_ID_AQR107 0x03a1b4e0
  383. +#define PHY_ID_AQCS109 0x03a1b5c2
  384. +#define PHY_ID_AQR405 0x03a1b4b0
  385. +#define PHY_ID_AQR113C 0x31c31c12
  386. +
  387. +#define MDIO_PHYXS_VEND_IF_STATUS 0xe812
  388. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK GENMASK(7, 3)
  389. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR 0
  390. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KX 1
  391. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI 2
  392. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII 3
  393. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XAUI 4
  394. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII 6
  395. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_RXAUI 7
  396. +#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII 10
  397. +
  398. +#define MDIO_AN_VEND_PROV 0xc400
  399. +#define MDIO_AN_VEND_PROV_1000BASET_FULL BIT(15)
  400. +#define MDIO_AN_VEND_PROV_1000BASET_HALF BIT(14)
  401. +#define MDIO_AN_VEND_PROV_5000BASET_FULL BIT(11)
  402. +#define MDIO_AN_VEND_PROV_2500BASET_FULL BIT(10)
  403. +#define MDIO_AN_VEND_PROV_DOWNSHIFT_EN BIT(4)
  404. +#define MDIO_AN_VEND_PROV_DOWNSHIFT_MASK GENMASK(3, 0)
  405. +#define MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT 4
  406. +
  407. +#define MDIO_AN_TX_VEND_STATUS1 0xc800
  408. +#define MDIO_AN_TX_VEND_STATUS1_RATE_MASK GENMASK(3, 1)
  409. +#define MDIO_AN_TX_VEND_STATUS1_10BASET 0
  410. +#define MDIO_AN_TX_VEND_STATUS1_100BASETX 1
  411. +#define MDIO_AN_TX_VEND_STATUS1_1000BASET 2
  412. +#define MDIO_AN_TX_VEND_STATUS1_10GBASET 3
  413. +#define MDIO_AN_TX_VEND_STATUS1_2500BASET 4
  414. +#define MDIO_AN_TX_VEND_STATUS1_5000BASET 5
  415. +#define MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX BIT(0)
  416. +
  417. +#define MDIO_AN_TX_VEND_INT_STATUS1 0xcc00
  418. +#define MDIO_AN_TX_VEND_INT_STATUS1_DOWNSHIFT BIT(1)
  419. +
  420. +#define MDIO_AN_TX_VEND_INT_STATUS2 0xcc01
  421. +#define MDIO_AN_TX_VEND_INT_STATUS2_MASK BIT(0)
  422. +
  423. +#define MDIO_AN_TX_VEND_INT_MASK2 0xd401
  424. +#define MDIO_AN_TX_VEND_INT_MASK2_LINK BIT(0)
  425. +
  426. +#define MDIO_AN_RX_LP_STAT1 0xe820
  427. +#define MDIO_AN_RX_LP_STAT1_1000BASET_FULL BIT(15)
  428. +#define MDIO_AN_RX_LP_STAT1_1000BASET_HALF BIT(14)
  429. +#define MDIO_AN_RX_LP_STAT1_SHORT_REACH BIT(13)
  430. +#define MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT BIT(12)
  431. +#define MDIO_AN_RX_LP_STAT1_AQ_PHY BIT(2)
  432. +
  433. +#define MDIO_AN_RX_LP_STAT4 0xe823
  434. +#define MDIO_AN_RX_LP_STAT4_FW_MAJOR GENMASK(15, 8)
  435. +#define MDIO_AN_RX_LP_STAT4_FW_MINOR GENMASK(7, 0)
  436. +
  437. +#define MDIO_AN_RX_VEND_STAT3 0xe832
  438. +#define MDIO_AN_RX_VEND_STAT3_AFR BIT(0)
  439. +
  440. +/* MDIO_MMD_C22EXT */
  441. +#define MDIO_C22EXT_STAT_SGMII_RX_GOOD_FRAMES 0xd292
  442. +#define MDIO_C22EXT_STAT_SGMII_RX_BAD_FRAMES 0xd294
  443. +#define MDIO_C22EXT_STAT_SGMII_RX_FALSE_CARRIER 0xd297
  444. +#define MDIO_C22EXT_STAT_SGMII_TX_GOOD_FRAMES 0xd313
  445. +#define MDIO_C22EXT_STAT_SGMII_TX_BAD_FRAMES 0xd315
  446. +#define MDIO_C22EXT_STAT_SGMII_TX_FALSE_CARRIER 0xd317
  447. +#define MDIO_C22EXT_STAT_SGMII_TX_COLLISIONS 0xd318
  448. +#define MDIO_C22EXT_STAT_SGMII_TX_LINE_COLLISIONS 0xd319
  449. +#define MDIO_C22EXT_STAT_SGMII_TX_FRAME_ALIGN_ERR 0xd31a
  450. +#define MDIO_C22EXT_STAT_SGMII_TX_RUNT_FRAMES 0xd31b
  451. +
  452. +/* Vendor specific 1, MDIO_MMD_VEND1 */
  453. +#define VEND1_GLOBAL_FW_ID 0x0020
  454. +#define VEND1_GLOBAL_FW_ID_MAJOR GENMASK(15, 8)
  455. +#define VEND1_GLOBAL_FW_ID_MINOR GENMASK(7, 0)
  456. +
  457. +#define VEND1_GLOBAL_GEN_STAT2 0xc831
  458. +#define VEND1_GLOBAL_GEN_STAT2_OP_IN_PROG BIT(15)
  459. +
  460. +/* The following registers all have similar layouts; first the registers... */
  461. +#define VEND1_GLOBAL_CFG_10M 0x0310
  462. +#define VEND1_GLOBAL_CFG_100M 0x031b
  463. +#define VEND1_GLOBAL_CFG_1G 0x031c
  464. +#define VEND1_GLOBAL_CFG_2_5G 0x031d
  465. +#define VEND1_GLOBAL_CFG_5G 0x031e
  466. +#define VEND1_GLOBAL_CFG_10G 0x031f
  467. +/* ...and now the fields */
  468. +#define VEND1_GLOBAL_CFG_RATE_ADAPT GENMASK(8, 7)
  469. +#define VEND1_GLOBAL_CFG_RATE_ADAPT_NONE 0
  470. +#define VEND1_GLOBAL_CFG_RATE_ADAPT_USX 1
  471. +#define VEND1_GLOBAL_CFG_RATE_ADAPT_PAUSE 2
  472. +
  473. +#define VEND1_GLOBAL_RSVD_STAT1 0xc885
  474. +#define VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID GENMASK(7, 4)
  475. +#define VEND1_GLOBAL_RSVD_STAT1_PROV_ID GENMASK(3, 0)
  476. +
  477. +#define VEND1_GLOBAL_RSVD_STAT9 0xc88d
  478. +#define VEND1_GLOBAL_RSVD_STAT9_MODE GENMASK(7, 0)
  479. +#define VEND1_GLOBAL_RSVD_STAT9_1000BT2 0x23
  480. +
  481. +#define VEND1_GLOBAL_INT_STD_STATUS 0xfc00
  482. +#define VEND1_GLOBAL_INT_VEND_STATUS 0xfc01
  483. +
  484. +#define VEND1_GLOBAL_INT_STD_MASK 0xff00
  485. +#define VEND1_GLOBAL_INT_STD_MASK_PMA1 BIT(15)
  486. +#define VEND1_GLOBAL_INT_STD_MASK_PMA2 BIT(14)
  487. +#define VEND1_GLOBAL_INT_STD_MASK_PCS1 BIT(13)
  488. +#define VEND1_GLOBAL_INT_STD_MASK_PCS2 BIT(12)
  489. +#define VEND1_GLOBAL_INT_STD_MASK_PCS3 BIT(11)
  490. +#define VEND1_GLOBAL_INT_STD_MASK_PHY_XS1 BIT(10)
  491. +#define VEND1_GLOBAL_INT_STD_MASK_PHY_XS2 BIT(9)
  492. +#define VEND1_GLOBAL_INT_STD_MASK_AN1 BIT(8)
  493. +#define VEND1_GLOBAL_INT_STD_MASK_AN2 BIT(7)
  494. +#define VEND1_GLOBAL_INT_STD_MASK_GBE BIT(6)
  495. +#define VEND1_GLOBAL_INT_STD_MASK_ALL BIT(0)
  496. +
  497. +#define VEND1_GLOBAL_INT_VEND_MASK 0xff01
  498. +#define VEND1_GLOBAL_INT_VEND_MASK_PMA BIT(15)
  499. +#define VEND1_GLOBAL_INT_VEND_MASK_PCS BIT(14)
  500. +#define VEND1_GLOBAL_INT_VEND_MASK_PHY_XS BIT(13)
  501. +#define VEND1_GLOBAL_INT_VEND_MASK_AN BIT(12)
  502. +#define VEND1_GLOBAL_INT_VEND_MASK_GBE BIT(11)
  503. +#define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL1 BIT(2)
  504. +#define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL2 BIT(1)
  505. +#define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 BIT(0)
  506. +
  507. +/* Sleep and timeout for checking if the Processor-Intensive
  508. + * MDIO operation is finished
  509. + */
  510. +#define AQR107_OP_IN_PROG_SLEEP 1000
  511. +#define AQR107_OP_IN_PROG_TIMEOUT 100000
  512. +
  513. +struct aqr107_hw_stat {
  514. + const char *name;
  515. + int reg;
  516. + int size;
  517. +};
  518. +
  519. +#define SGMII_STAT(n, r, s) { n, MDIO_C22EXT_STAT_SGMII_ ## r, s }
  520. +static const struct aqr107_hw_stat aqr107_hw_stats[] = {
  521. + SGMII_STAT("sgmii_rx_good_frames", RX_GOOD_FRAMES, 26),
  522. + SGMII_STAT("sgmii_rx_bad_frames", RX_BAD_FRAMES, 26),
  523. + SGMII_STAT("sgmii_rx_false_carrier_events", RX_FALSE_CARRIER, 8),
  524. + SGMII_STAT("sgmii_tx_good_frames", TX_GOOD_FRAMES, 26),
  525. + SGMII_STAT("sgmii_tx_bad_frames", TX_BAD_FRAMES, 26),
  526. + SGMII_STAT("sgmii_tx_false_carrier_events", TX_FALSE_CARRIER, 8),
  527. + SGMII_STAT("sgmii_tx_collisions", TX_COLLISIONS, 8),
  528. + SGMII_STAT("sgmii_tx_line_collisions", TX_LINE_COLLISIONS, 8),
  529. + SGMII_STAT("sgmii_tx_frame_alignment_err", TX_FRAME_ALIGN_ERR, 16),
  530. + SGMII_STAT("sgmii_tx_runt_frames", TX_RUNT_FRAMES, 22),
  531. +};
  532. +#define AQR107_SGMII_STAT_SZ ARRAY_SIZE(aqr107_hw_stats)
  533. +
  534. +struct aqr107_priv {
  535. + u64 sgmii_stats[AQR107_SGMII_STAT_SZ];
  536. +};
  537. +
  538. +static int aqr107_get_sset_count(struct phy_device *phydev)
  539. +{
  540. + return AQR107_SGMII_STAT_SZ;
  541. +}
  542. +
  543. +static void aqr107_get_strings(struct phy_device *phydev, u8 *data)
  544. +{
  545. + int i;
  546. +
  547. + for (i = 0; i < AQR107_SGMII_STAT_SZ; i++)
  548. + strscpy(data + i * ETH_GSTRING_LEN, aqr107_hw_stats[i].name,
  549. + ETH_GSTRING_LEN);
  550. +}
  551. +
  552. +static u64 aqr107_get_stat(struct phy_device *phydev, int index)
  553. +{
  554. + const struct aqr107_hw_stat *stat = aqr107_hw_stats + index;
  555. + int len_l = min(stat->size, 16);
  556. + int len_h = stat->size - len_l;
  557. + u64 ret;
  558. + int val;
  559. +
  560. + val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg);
  561. + if (val < 0)
  562. + return U64_MAX;
  563. +
  564. + ret = val & GENMASK(len_l - 1, 0);
  565. + if (len_h) {
  566. + val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg + 1);
  567. + if (val < 0)
  568. + return U64_MAX;
  569. +
  570. + ret += (val & GENMASK(len_h - 1, 0)) << 16;
  571. + }
  572. +
  573. + return ret;
  574. +}
  575. +
  576. +static void aqr107_get_stats(struct phy_device *phydev,
  577. + struct ethtool_stats *stats, u64 *data)
  578. +{
  579. + struct aqr107_priv *priv = phydev->priv;
  580. + u64 val;
  581. + int i;
  582. +
  583. + for (i = 0; i < AQR107_SGMII_STAT_SZ; i++) {
  584. + val = aqr107_get_stat(phydev, i);
  585. + if (val == U64_MAX)
  586. + phydev_err(phydev, "Reading HW Statistics failed for %s\n",
  587. + aqr107_hw_stats[i].name);
  588. + else
  589. + priv->sgmii_stats[i] += val;
  590. +
  591. + data[i] = priv->sgmii_stats[i];
  592. + }
  593. +}
  594. +
  595. +static int aqr_config_aneg(struct phy_device *phydev)
  596. +{
  597. + bool changed = false;
  598. + u16 reg;
  599. + int ret;
  600. +
  601. + if (phydev->autoneg == AUTONEG_DISABLE)
  602. + return genphy_c45_pma_setup_forced(phydev);
  603. +
  604. + ret = genphy_c45_an_config_aneg(phydev);
  605. + if (ret < 0)
  606. + return ret;
  607. + if (ret > 0)
  608. + changed = true;
  609. +
  610. + /* Clause 45 has no standardized support for 1000BaseT, therefore
  611. + * use vendor registers for this mode.
  612. + */
  613. + reg = 0;
  614. + if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  615. + phydev->advertising))
  616. + reg |= MDIO_AN_VEND_PROV_1000BASET_FULL;
  617. +
  618. + if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  619. + phydev->advertising))
  620. + reg |= MDIO_AN_VEND_PROV_1000BASET_HALF;
  621. +
  622. + /* Handle the case when the 2.5G and 5G speeds are not advertised */
  623. + if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  624. + phydev->advertising))
  625. + reg |= MDIO_AN_VEND_PROV_2500BASET_FULL;
  626. +
  627. + if (linkmode_test_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  628. + phydev->advertising))
  629. + reg |= MDIO_AN_VEND_PROV_5000BASET_FULL;
  630. +
  631. + ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV,
  632. + MDIO_AN_VEND_PROV_1000BASET_HALF |
  633. + MDIO_AN_VEND_PROV_1000BASET_FULL |
  634. + MDIO_AN_VEND_PROV_2500BASET_FULL |
  635. + MDIO_AN_VEND_PROV_5000BASET_FULL, reg);
  636. + if (ret < 0)
  637. + return ret;
  638. + if (ret > 0)
  639. + changed = true;
  640. +
  641. + return genphy_c45_check_and_restart_aneg(phydev, changed);
  642. +}
  643. +
  644. +static int aqr_config_intr(struct phy_device *phydev)
  645. +{
  646. + bool en = phydev->interrupts == PHY_INTERRUPT_ENABLED;
  647. + int err;
  648. +
  649. + if (en) {
  650. + /* Clear any pending interrupts before enabling them */
  651. + err = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS2);
  652. + if (err < 0)
  653. + return err;
  654. + }
  655. +
  656. + err = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_MASK2,
  657. + en ? MDIO_AN_TX_VEND_INT_MASK2_LINK : 0);
  658. + if (err < 0)
  659. + return err;
  660. +
  661. + err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_STD_MASK,
  662. + en ? VEND1_GLOBAL_INT_STD_MASK_ALL : 0);
  663. + if (err < 0)
  664. + return err;
  665. +
  666. + err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_VEND_MASK,
  667. + en ? VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 |
  668. + VEND1_GLOBAL_INT_VEND_MASK_AN : 0);
  669. + if (err < 0)
  670. + return err;
  671. +
  672. + if (!en) {
  673. + /* Clear any pending interrupts after we have disabled them */
  674. + err = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS2);
  675. + if (err < 0)
  676. + return err;
  677. + }
  678. +
  679. + return 0;
  680. +}
  681. +
  682. +static irqreturn_t aqr_handle_interrupt(struct phy_device *phydev)
  683. +{
  684. + int irq_status;
  685. +
  686. + irq_status = phy_read_mmd(phydev, MDIO_MMD_AN,
  687. + MDIO_AN_TX_VEND_INT_STATUS2);
  688. + if (irq_status < 0) {
  689. + phy_error(phydev);
  690. + return IRQ_NONE;
  691. + }
  692. +
  693. + if (!(irq_status & MDIO_AN_TX_VEND_INT_STATUS2_MASK))
  694. + return IRQ_NONE;
  695. +
  696. + phy_trigger_machine(phydev);
  697. +
  698. + return IRQ_HANDLED;
  699. +}
  700. +
  701. +static int aqr_read_status(struct phy_device *phydev)
  702. +{
  703. + int val;
  704. +
  705. + if (phydev->autoneg == AUTONEG_ENABLE) {
  706. + val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1);
  707. + if (val < 0)
  708. + return val;
  709. +
  710. + linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  711. + phydev->lp_advertising,
  712. + val & MDIO_AN_RX_LP_STAT1_1000BASET_FULL);
  713. + linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  714. + phydev->lp_advertising,
  715. + val & MDIO_AN_RX_LP_STAT1_1000BASET_HALF);
  716. + }
  717. +
  718. + return genphy_c45_read_status(phydev);
  719. +}
  720. +
  721. +static int aqr107_read_rate(struct phy_device *phydev)
  722. +{
  723. + u32 config_reg;
  724. + int val;
  725. +
  726. + val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_STATUS1);
  727. + if (val < 0)
  728. + return val;
  729. +
  730. + if (val & MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX)
  731. + phydev->duplex = DUPLEX_FULL;
  732. + else
  733. + phydev->duplex = DUPLEX_HALF;
  734. +
  735. + switch (FIELD_GET(MDIO_AN_TX_VEND_STATUS1_RATE_MASK, val)) {
  736. + case MDIO_AN_TX_VEND_STATUS1_10BASET:
  737. + phydev->speed = SPEED_10;
  738. + config_reg = VEND1_GLOBAL_CFG_10M;
  739. + break;
  740. + case MDIO_AN_TX_VEND_STATUS1_100BASETX:
  741. + phydev->speed = SPEED_100;
  742. + config_reg = VEND1_GLOBAL_CFG_100M;
  743. + break;
  744. + case MDIO_AN_TX_VEND_STATUS1_1000BASET:
  745. + phydev->speed = SPEED_1000;
  746. + config_reg = VEND1_GLOBAL_CFG_1G;
  747. + break;
  748. + case MDIO_AN_TX_VEND_STATUS1_2500BASET:
  749. + phydev->speed = SPEED_2500;
  750. + config_reg = VEND1_GLOBAL_CFG_2_5G;
  751. + break;
  752. + case MDIO_AN_TX_VEND_STATUS1_5000BASET:
  753. + phydev->speed = SPEED_5000;
  754. + config_reg = VEND1_GLOBAL_CFG_5G;
  755. + break;
  756. + case MDIO_AN_TX_VEND_STATUS1_10GBASET:
  757. + phydev->speed = SPEED_10000;
  758. + config_reg = VEND1_GLOBAL_CFG_10G;
  759. + break;
  760. + default:
  761. + phydev->speed = SPEED_UNKNOWN;
  762. + return 0;
  763. + }
  764. +
  765. + val = phy_read_mmd(phydev, MDIO_MMD_VEND1, config_reg);
  766. + if (val < 0)
  767. + return val;
  768. +
  769. + if (FIELD_GET(VEND1_GLOBAL_CFG_RATE_ADAPT, val) ==
  770. + VEND1_GLOBAL_CFG_RATE_ADAPT_PAUSE)
  771. + phydev->rate_matching = RATE_MATCH_PAUSE;
  772. + else
  773. + phydev->rate_matching = RATE_MATCH_NONE;
  774. +
  775. + return 0;
  776. +}
  777. +
  778. +static int aqr107_read_status(struct phy_device *phydev)
  779. +{
  780. + int val, ret;
  781. +
  782. + ret = aqr_read_status(phydev);
  783. + if (ret)
  784. + return ret;
  785. +
  786. + if (!phydev->link || phydev->autoneg == AUTONEG_DISABLE)
  787. + return 0;
  788. +
  789. + val = phy_read_mmd(phydev, MDIO_MMD_PHYXS, MDIO_PHYXS_VEND_IF_STATUS);
  790. + if (val < 0)
  791. + return val;
  792. +
  793. + switch (FIELD_GET(MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK, val)) {
  794. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR:
  795. + phydev->interface = PHY_INTERFACE_MODE_10GKR;
  796. + break;
  797. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KX:
  798. + phydev->interface = PHY_INTERFACE_MODE_1000BASEKX;
  799. + break;
  800. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI:
  801. + phydev->interface = PHY_INTERFACE_MODE_10GBASER;
  802. + break;
  803. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII:
  804. + phydev->interface = PHY_INTERFACE_MODE_USXGMII;
  805. + break;
  806. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XAUI:
  807. + phydev->interface = PHY_INTERFACE_MODE_XAUI;
  808. + break;
  809. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII:
  810. + phydev->interface = PHY_INTERFACE_MODE_SGMII;
  811. + break;
  812. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_RXAUI:
  813. + phydev->interface = PHY_INTERFACE_MODE_RXAUI;
  814. + break;
  815. + case MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII:
  816. + phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
  817. + break;
  818. + default:
  819. + phydev->interface = PHY_INTERFACE_MODE_NA;
  820. + break;
  821. + }
  822. +
  823. + /* Read possibly downshifted rate from vendor register */
  824. + return aqr107_read_rate(phydev);
  825. +}
  826. +
  827. +static int aqr107_get_downshift(struct phy_device *phydev, u8 *data)
  828. +{
  829. + int val, cnt, enable;
  830. +
  831. + val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV);
  832. + if (val < 0)
  833. + return val;
  834. +
  835. + enable = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_EN, val);
  836. + cnt = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val);
  837. +
  838. + *data = enable && cnt ? cnt : DOWNSHIFT_DEV_DISABLE;
  839. +
  840. + return 0;
  841. +}
  842. +
  843. +static int aqr107_set_downshift(struct phy_device *phydev, u8 cnt)
  844. +{
  845. + int val = 0;
  846. +
  847. + if (!FIELD_FIT(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt))
  848. + return -E2BIG;
  849. +
  850. + if (cnt != DOWNSHIFT_DEV_DISABLE) {
  851. + val = MDIO_AN_VEND_PROV_DOWNSHIFT_EN;
  852. + val |= FIELD_PREP(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt);
  853. + }
  854. +
  855. + return phy_modify_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV,
  856. + MDIO_AN_VEND_PROV_DOWNSHIFT_EN |
  857. + MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val);
  858. +}
  859. +
  860. +static int aqr107_get_tunable(struct phy_device *phydev,
  861. + struct ethtool_tunable *tuna, void *data)
  862. +{
  863. + switch (tuna->id) {
  864. + case ETHTOOL_PHY_DOWNSHIFT:
  865. + return aqr107_get_downshift(phydev, data);
  866. + default:
  867. + return -EOPNOTSUPP;
  868. + }
  869. +}
  870. +
  871. +static int aqr107_set_tunable(struct phy_device *phydev,
  872. + struct ethtool_tunable *tuna, const void *data)
  873. +{
  874. + switch (tuna->id) {
  875. + case ETHTOOL_PHY_DOWNSHIFT:
  876. + return aqr107_set_downshift(phydev, *(const u8 *)data);
  877. + default:
  878. + return -EOPNOTSUPP;
  879. + }
  880. +}
  881. +
  882. +/* If we configure settings whilst firmware is still initializing the chip,
  883. + * then these settings may be overwritten. Therefore make sure chip
  884. + * initialization has completed. Use presence of the firmware ID as
  885. + * indicator for initialization having completed.
  886. + * The chip also provides a "reset completed" bit, but it's cleared after
  887. + * read. Therefore function would time out if called again.
  888. + */
  889. +static int aqr107_wait_reset_complete(struct phy_device *phydev)
  890. +{
  891. + int val;
  892. +
  893. + return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1,
  894. + VEND1_GLOBAL_FW_ID, val, val != 0,
  895. + 20000, 2000000, false);
  896. +}
  897. +
  898. +static void aqr107_chip_info(struct phy_device *phydev)
  899. +{
  900. + u8 fw_major, fw_minor, build_id, prov_id;
  901. + int val;
  902. +
  903. + val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_FW_ID);
  904. + if (val < 0)
  905. + return;
  906. +
  907. + fw_major = FIELD_GET(VEND1_GLOBAL_FW_ID_MAJOR, val);
  908. + fw_minor = FIELD_GET(VEND1_GLOBAL_FW_ID_MINOR, val);
  909. +
  910. + val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT1);
  911. + if (val < 0)
  912. + return;
  913. +
  914. + build_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID, val);
  915. + prov_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_PROV_ID, val);
  916. +
  917. + phydev_dbg(phydev, "FW %u.%u, Build %u, Provisioning %u\n",
  918. + fw_major, fw_minor, build_id, prov_id);
  919. +}
  920. +
  921. +static int aqr107_config_init(struct phy_device *phydev)
  922. +{
  923. + int ret;
  924. +
  925. + /* Check that the PHY interface type is compatible */
  926. + if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  927. + phydev->interface != PHY_INTERFACE_MODE_1000BASEKX &&
  928. + phydev->interface != PHY_INTERFACE_MODE_2500BASEX &&
  929. + phydev->interface != PHY_INTERFACE_MODE_XGMII &&
  930. + phydev->interface != PHY_INTERFACE_MODE_USXGMII &&
  931. + phydev->interface != PHY_INTERFACE_MODE_10GKR &&
  932. + phydev->interface != PHY_INTERFACE_MODE_10GBASER &&
  933. + phydev->interface != PHY_INTERFACE_MODE_XAUI &&
  934. + phydev->interface != PHY_INTERFACE_MODE_RXAUI)
  935. + return -ENODEV;
  936. +
  937. + WARN(phydev->interface == PHY_INTERFACE_MODE_XGMII,
  938. + "Your devicetree is out of date, please update it. The AQR107 family doesn't support XGMII, maybe you mean USXGMII.\n");
  939. +
  940. + ret = aqr107_wait_reset_complete(phydev);
  941. + if (!ret)
  942. + aqr107_chip_info(phydev);
  943. +
  944. + return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  945. +}
  946. +
  947. +static int aqcs109_config_init(struct phy_device *phydev)
  948. +{
  949. + int ret;
  950. +
  951. + /* Check that the PHY interface type is compatible */
  952. + if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  953. + phydev->interface != PHY_INTERFACE_MODE_2500BASEX)
  954. + return -ENODEV;
  955. +
  956. + ret = aqr107_wait_reset_complete(phydev);
  957. + if (!ret)
  958. + aqr107_chip_info(phydev);
  959. +
  960. + /* AQCS109 belongs to a chip family partially supporting 10G and 5G.
  961. + * PMA speed ability bits are the same for all members of the family,
  962. + * AQCS109 however supports speeds up to 2.5G only.
  963. + */
  964. + ret = phy_set_max_speed(phydev, SPEED_2500);
  965. + if (ret)
  966. + return ret;
  967. +
  968. + return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  969. +}
  970. +
  971. +static void aqr107_link_change_notify(struct phy_device *phydev)
  972. +{
  973. + u8 fw_major, fw_minor;
  974. + bool downshift, short_reach, afr;
  975. + int mode, val;
  976. +
  977. + if (phydev->state != PHY_RUNNING || phydev->autoneg == AUTONEG_DISABLE)
  978. + return;
  979. +
  980. + val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1);
  981. + /* call failed or link partner is no Aquantia PHY */
  982. + if (val < 0 || !(val & MDIO_AN_RX_LP_STAT1_AQ_PHY))
  983. + return;
  984. +
  985. + short_reach = val & MDIO_AN_RX_LP_STAT1_SHORT_REACH;
  986. + downshift = val & MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT;
  987. +
  988. + val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT4);
  989. + if (val < 0)
  990. + return;
  991. +
  992. + fw_major = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MAJOR, val);
  993. + fw_minor = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MINOR, val);
  994. +
  995. + val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_VEND_STAT3);
  996. + if (val < 0)
  997. + return;
  998. +
  999. + afr = val & MDIO_AN_RX_VEND_STAT3_AFR;
  1000. +
  1001. + phydev_dbg(phydev, "Link partner is Aquantia PHY, FW %u.%u%s%s%s\n",
  1002. + fw_major, fw_minor,
  1003. + short_reach ? ", short reach mode" : "",
  1004. + downshift ? ", fast-retrain downshift advertised" : "",
  1005. + afr ? ", fast reframe advertised" : "");
  1006. +
  1007. + val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT9);
  1008. + if (val < 0)
  1009. + return;
  1010. +
  1011. + mode = FIELD_GET(VEND1_GLOBAL_RSVD_STAT9_MODE, val);
  1012. + if (mode == VEND1_GLOBAL_RSVD_STAT9_1000BT2)
  1013. + phydev_info(phydev, "Aquantia 1000Base-T2 mode active\n");
  1014. +}
  1015. +
  1016. +static int aqr107_wait_processor_intensive_op(struct phy_device *phydev)
  1017. +{
  1018. + int val, err;
  1019. +
  1020. + /* The datasheet notes to wait at least 1ms after issuing a
  1021. + * processor intensive operation before checking.
  1022. + * We cannot use the 'sleep_before_read' parameter of read_poll_timeout
  1023. + * because that just determines the maximum time slept, not the minimum.
  1024. + */
  1025. + usleep_range(1000, 5000);
  1026. +
  1027. + err = phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1,
  1028. + VEND1_GLOBAL_GEN_STAT2, val,
  1029. + !(val & VEND1_GLOBAL_GEN_STAT2_OP_IN_PROG),
  1030. + AQR107_OP_IN_PROG_SLEEP,
  1031. + AQR107_OP_IN_PROG_TIMEOUT, false);
  1032. + if (err) {
  1033. + phydev_err(phydev, "timeout: processor-intensive MDIO operation\n");
  1034. + return err;
  1035. + }
  1036. +
  1037. + return 0;
  1038. +}
  1039. +
  1040. +static int aqr107_get_rate_matching(struct phy_device *phydev,
  1041. + phy_interface_t iface)
  1042. +{
  1043. + if (iface == PHY_INTERFACE_MODE_10GBASER ||
  1044. + iface == PHY_INTERFACE_MODE_2500BASEX ||
  1045. + iface == PHY_INTERFACE_MODE_NA)
  1046. + return RATE_MATCH_PAUSE;
  1047. + return RATE_MATCH_NONE;
  1048. +}
  1049. +
  1050. +static int aqr107_suspend(struct phy_device *phydev)
  1051. +{
  1052. + int err;
  1053. +
  1054. + err = phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1,
  1055. + MDIO_CTRL1_LPOWER);
  1056. + if (err)
  1057. + return err;
  1058. +
  1059. + return aqr107_wait_processor_intensive_op(phydev);
  1060. +}
  1061. +
  1062. +static int aqr107_resume(struct phy_device *phydev)
  1063. +{
  1064. + int err;
  1065. +
  1066. + err = phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1,
  1067. + MDIO_CTRL1_LPOWER);
  1068. + if (err)
  1069. + return err;
  1070. +
  1071. + return aqr107_wait_processor_intensive_op(phydev);
  1072. +}
  1073. +
  1074. +static int aqr107_probe(struct phy_device *phydev)
  1075. +{
  1076. + phydev->priv = devm_kzalloc(&phydev->mdio.dev,
  1077. + sizeof(struct aqr107_priv), GFP_KERNEL);
  1078. + if (!phydev->priv)
  1079. + return -ENOMEM;
  1080. +
  1081. + return aqr_hwmon_probe(phydev);
  1082. +}
  1083. +
  1084. +static struct phy_driver aqr_driver[] = {
  1085. +{
  1086. + PHY_ID_MATCH_MODEL(PHY_ID_AQ1202),
  1087. + .name = "Aquantia AQ1202",
  1088. + .config_aneg = aqr_config_aneg,
  1089. + .config_intr = aqr_config_intr,
  1090. + .handle_interrupt = aqr_handle_interrupt,
  1091. + .read_status = aqr_read_status,
  1092. +},
  1093. +{
  1094. + PHY_ID_MATCH_MODEL(PHY_ID_AQ2104),
  1095. + .name = "Aquantia AQ2104",
  1096. + .config_aneg = aqr_config_aneg,
  1097. + .config_intr = aqr_config_intr,
  1098. + .handle_interrupt = aqr_handle_interrupt,
  1099. + .read_status = aqr_read_status,
  1100. +},
  1101. +{
  1102. + PHY_ID_MATCH_MODEL(PHY_ID_AQR105),
  1103. + .name = "Aquantia AQR105",
  1104. + .config_aneg = aqr_config_aneg,
  1105. + .config_intr = aqr_config_intr,
  1106. + .handle_interrupt = aqr_handle_interrupt,
  1107. + .read_status = aqr_read_status,
  1108. + .suspend = aqr107_suspend,
  1109. + .resume = aqr107_resume,
  1110. +},
  1111. +{
  1112. + PHY_ID_MATCH_MODEL(PHY_ID_AQR106),
  1113. + .name = "Aquantia AQR106",
  1114. + .config_aneg = aqr_config_aneg,
  1115. + .config_intr = aqr_config_intr,
  1116. + .handle_interrupt = aqr_handle_interrupt,
  1117. + .read_status = aqr_read_status,
  1118. +},
  1119. +{
  1120. + PHY_ID_MATCH_MODEL(PHY_ID_AQR107),
  1121. + .name = "Aquantia AQR107",
  1122. + .probe = aqr107_probe,
  1123. + .get_rate_matching = aqr107_get_rate_matching,
  1124. + .config_init = aqr107_config_init,
  1125. + .config_aneg = aqr_config_aneg,
  1126. + .config_intr = aqr_config_intr,
  1127. + .handle_interrupt = aqr_handle_interrupt,
  1128. + .read_status = aqr107_read_status,
  1129. + .get_tunable = aqr107_get_tunable,
  1130. + .set_tunable = aqr107_set_tunable,
  1131. + .suspend = aqr107_suspend,
  1132. + .resume = aqr107_resume,
  1133. + .get_sset_count = aqr107_get_sset_count,
  1134. + .get_strings = aqr107_get_strings,
  1135. + .get_stats = aqr107_get_stats,
  1136. + .link_change_notify = aqr107_link_change_notify,
  1137. +},
  1138. +{
  1139. + PHY_ID_MATCH_MODEL(PHY_ID_AQCS109),
  1140. + .name = "Aquantia AQCS109",
  1141. + .probe = aqr107_probe,
  1142. + .get_rate_matching = aqr107_get_rate_matching,
  1143. + .config_init = aqcs109_config_init,
  1144. + .config_aneg = aqr_config_aneg,
  1145. + .config_intr = aqr_config_intr,
  1146. + .handle_interrupt = aqr_handle_interrupt,
  1147. + .read_status = aqr107_read_status,
  1148. + .get_tunable = aqr107_get_tunable,
  1149. + .set_tunable = aqr107_set_tunable,
  1150. + .suspend = aqr107_suspend,
  1151. + .resume = aqr107_resume,
  1152. + .get_sset_count = aqr107_get_sset_count,
  1153. + .get_strings = aqr107_get_strings,
  1154. + .get_stats = aqr107_get_stats,
  1155. + .link_change_notify = aqr107_link_change_notify,
  1156. +},
  1157. +{
  1158. + PHY_ID_MATCH_MODEL(PHY_ID_AQR405),
  1159. + .name = "Aquantia AQR405",
  1160. + .config_aneg = aqr_config_aneg,
  1161. + .config_intr = aqr_config_intr,
  1162. + .handle_interrupt = aqr_handle_interrupt,
  1163. + .read_status = aqr_read_status,
  1164. +},
  1165. +{
  1166. + PHY_ID_MATCH_MODEL(PHY_ID_AQR113C),
  1167. + .name = "Aquantia AQR113C",
  1168. + .probe = aqr107_probe,
  1169. + .get_rate_matching = aqr107_get_rate_matching,
  1170. + .config_init = aqr107_config_init,
  1171. + .config_aneg = aqr_config_aneg,
  1172. + .config_intr = aqr_config_intr,
  1173. + .handle_interrupt = aqr_handle_interrupt,
  1174. + .read_status = aqr107_read_status,
  1175. + .get_tunable = aqr107_get_tunable,
  1176. + .set_tunable = aqr107_set_tunable,
  1177. + .suspend = aqr107_suspend,
  1178. + .resume = aqr107_resume,
  1179. + .get_sset_count = aqr107_get_sset_count,
  1180. + .get_strings = aqr107_get_strings,
  1181. + .get_stats = aqr107_get_stats,
  1182. + .link_change_notify = aqr107_link_change_notify,
  1183. +},
  1184. +};
  1185. +
  1186. +module_phy_driver(aqr_driver);
  1187. +
  1188. +static struct mdio_device_id __maybe_unused aqr_tbl[] = {
  1189. + { PHY_ID_MATCH_MODEL(PHY_ID_AQ1202) },
  1190. + { PHY_ID_MATCH_MODEL(PHY_ID_AQ2104) },
  1191. + { PHY_ID_MATCH_MODEL(PHY_ID_AQR105) },
  1192. + { PHY_ID_MATCH_MODEL(PHY_ID_AQR106) },
  1193. + { PHY_ID_MATCH_MODEL(PHY_ID_AQR107) },
  1194. + { PHY_ID_MATCH_MODEL(PHY_ID_AQCS109) },
  1195. + { PHY_ID_MATCH_MODEL(PHY_ID_AQR405) },
  1196. + { PHY_ID_MATCH_MODEL(PHY_ID_AQR113C) },
  1197. + { }
  1198. +};
  1199. +
  1200. +MODULE_DEVICE_TABLE(mdio, aqr_tbl);
  1201. +
  1202. +MODULE_DESCRIPTION("Aquantia PHY driver");
  1203. +MODULE_AUTHOR("Shaohui Xie <[email protected]>");
  1204. +MODULE_LICENSE("GPL v2");
  1205. --- a/drivers/net/phy/aquantia_hwmon.c
  1206. +++ /dev/null
  1207. @@ -1,250 +0,0 @@
  1208. -// SPDX-License-Identifier: GPL-2.0
  1209. -/* HWMON driver for Aquantia PHY
  1210. - *
  1211. - * Author: Nikita Yushchenko <[email protected]>
  1212. - * Author: Andrew Lunn <[email protected]>
  1213. - * Author: Heiner Kallweit <[email protected]>
  1214. - */
  1215. -
  1216. -#include <linux/phy.h>
  1217. -#include <linux/device.h>
  1218. -#include <linux/ctype.h>
  1219. -#include <linux/hwmon.h>
  1220. -
  1221. -#include "aquantia.h"
  1222. -
  1223. -/* Vendor specific 1, MDIO_MMD_VEND2 */
  1224. -#define VEND1_THERMAL_PROV_HIGH_TEMP_FAIL 0xc421
  1225. -#define VEND1_THERMAL_PROV_LOW_TEMP_FAIL 0xc422
  1226. -#define VEND1_THERMAL_PROV_HIGH_TEMP_WARN 0xc423
  1227. -#define VEND1_THERMAL_PROV_LOW_TEMP_WARN 0xc424
  1228. -#define VEND1_THERMAL_STAT1 0xc820
  1229. -#define VEND1_THERMAL_STAT2 0xc821
  1230. -#define VEND1_THERMAL_STAT2_VALID BIT(0)
  1231. -#define VEND1_GENERAL_STAT1 0xc830
  1232. -#define VEND1_GENERAL_STAT1_HIGH_TEMP_FAIL BIT(14)
  1233. -#define VEND1_GENERAL_STAT1_LOW_TEMP_FAIL BIT(13)
  1234. -#define VEND1_GENERAL_STAT1_HIGH_TEMP_WARN BIT(12)
  1235. -#define VEND1_GENERAL_STAT1_LOW_TEMP_WARN BIT(11)
  1236. -
  1237. -#if IS_REACHABLE(CONFIG_HWMON)
  1238. -
  1239. -static umode_t aqr_hwmon_is_visible(const void *data,
  1240. - enum hwmon_sensor_types type,
  1241. - u32 attr, int channel)
  1242. -{
  1243. - if (type != hwmon_temp)
  1244. - return 0;
  1245. -
  1246. - switch (attr) {
  1247. - case hwmon_temp_input:
  1248. - case hwmon_temp_min_alarm:
  1249. - case hwmon_temp_max_alarm:
  1250. - case hwmon_temp_lcrit_alarm:
  1251. - case hwmon_temp_crit_alarm:
  1252. - return 0444;
  1253. - case hwmon_temp_min:
  1254. - case hwmon_temp_max:
  1255. - case hwmon_temp_lcrit:
  1256. - case hwmon_temp_crit:
  1257. - return 0644;
  1258. - default:
  1259. - return 0;
  1260. - }
  1261. -}
  1262. -
  1263. -static int aqr_hwmon_get(struct phy_device *phydev, int reg, long *value)
  1264. -{
  1265. - int temp = phy_read_mmd(phydev, MDIO_MMD_VEND1, reg);
  1266. -
  1267. - if (temp < 0)
  1268. - return temp;
  1269. -
  1270. - /* 16 bit value is 2's complement with LSB = 1/256th degree Celsius */
  1271. - *value = (s16)temp * 1000 / 256;
  1272. -
  1273. - return 0;
  1274. -}
  1275. -
  1276. -static int aqr_hwmon_set(struct phy_device *phydev, int reg, long value)
  1277. -{
  1278. - int temp;
  1279. -
  1280. - if (value >= 128000 || value < -128000)
  1281. - return -ERANGE;
  1282. -
  1283. - temp = value * 256 / 1000;
  1284. -
  1285. - /* temp is in s16 range and we're interested in lower 16 bits only */
  1286. - return phy_write_mmd(phydev, MDIO_MMD_VEND1, reg, (u16)temp);
  1287. -}
  1288. -
  1289. -static int aqr_hwmon_test_bit(struct phy_device *phydev, int reg, int bit)
  1290. -{
  1291. - int val = phy_read_mmd(phydev, MDIO_MMD_VEND1, reg);
  1292. -
  1293. - if (val < 0)
  1294. - return val;
  1295. -
  1296. - return !!(val & bit);
  1297. -}
  1298. -
  1299. -static int aqr_hwmon_status1(struct phy_device *phydev, int bit, long *value)
  1300. -{
  1301. - int val = aqr_hwmon_test_bit(phydev, VEND1_GENERAL_STAT1, bit);
  1302. -
  1303. - if (val < 0)
  1304. - return val;
  1305. -
  1306. - *value = val;
  1307. -
  1308. - return 0;
  1309. -}
  1310. -
  1311. -static int aqr_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
  1312. - u32 attr, int channel, long *value)
  1313. -{
  1314. - struct phy_device *phydev = dev_get_drvdata(dev);
  1315. - int reg;
  1316. -
  1317. - if (type != hwmon_temp)
  1318. - return -EOPNOTSUPP;
  1319. -
  1320. - switch (attr) {
  1321. - case hwmon_temp_input:
  1322. - reg = aqr_hwmon_test_bit(phydev, VEND1_THERMAL_STAT2,
  1323. - VEND1_THERMAL_STAT2_VALID);
  1324. - if (reg < 0)
  1325. - return reg;
  1326. - if (!reg)
  1327. - return -EBUSY;
  1328. -
  1329. - return aqr_hwmon_get(phydev, VEND1_THERMAL_STAT1, value);
  1330. -
  1331. - case hwmon_temp_lcrit:
  1332. - return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_LOW_TEMP_FAIL,
  1333. - value);
  1334. - case hwmon_temp_min:
  1335. - return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_LOW_TEMP_WARN,
  1336. - value);
  1337. - case hwmon_temp_max:
  1338. - return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_WARN,
  1339. - value);
  1340. - case hwmon_temp_crit:
  1341. - return aqr_hwmon_get(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_FAIL,
  1342. - value);
  1343. - case hwmon_temp_lcrit_alarm:
  1344. - return aqr_hwmon_status1(phydev,
  1345. - VEND1_GENERAL_STAT1_LOW_TEMP_FAIL,
  1346. - value);
  1347. - case hwmon_temp_min_alarm:
  1348. - return aqr_hwmon_status1(phydev,
  1349. - VEND1_GENERAL_STAT1_LOW_TEMP_WARN,
  1350. - value);
  1351. - case hwmon_temp_max_alarm:
  1352. - return aqr_hwmon_status1(phydev,
  1353. - VEND1_GENERAL_STAT1_HIGH_TEMP_WARN,
  1354. - value);
  1355. - case hwmon_temp_crit_alarm:
  1356. - return aqr_hwmon_status1(phydev,
  1357. - VEND1_GENERAL_STAT1_HIGH_TEMP_FAIL,
  1358. - value);
  1359. - default:
  1360. - return -EOPNOTSUPP;
  1361. - }
  1362. -}
  1363. -
  1364. -static int aqr_hwmon_write(struct device *dev, enum hwmon_sensor_types type,
  1365. - u32 attr, int channel, long value)
  1366. -{
  1367. - struct phy_device *phydev = dev_get_drvdata(dev);
  1368. -
  1369. - if (type != hwmon_temp)
  1370. - return -EOPNOTSUPP;
  1371. -
  1372. - switch (attr) {
  1373. - case hwmon_temp_lcrit:
  1374. - return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_LOW_TEMP_FAIL,
  1375. - value);
  1376. - case hwmon_temp_min:
  1377. - return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_LOW_TEMP_WARN,
  1378. - value);
  1379. - case hwmon_temp_max:
  1380. - return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_WARN,
  1381. - value);
  1382. - case hwmon_temp_crit:
  1383. - return aqr_hwmon_set(phydev, VEND1_THERMAL_PROV_HIGH_TEMP_FAIL,
  1384. - value);
  1385. - default:
  1386. - return -EOPNOTSUPP;
  1387. - }
  1388. -}
  1389. -
  1390. -static const struct hwmon_ops aqr_hwmon_ops = {
  1391. - .is_visible = aqr_hwmon_is_visible,
  1392. - .read = aqr_hwmon_read,
  1393. - .write = aqr_hwmon_write,
  1394. -};
  1395. -
  1396. -static u32 aqr_hwmon_chip_config[] = {
  1397. - HWMON_C_REGISTER_TZ,
  1398. - 0,
  1399. -};
  1400. -
  1401. -static const struct hwmon_channel_info aqr_hwmon_chip = {
  1402. - .type = hwmon_chip,
  1403. - .config = aqr_hwmon_chip_config,
  1404. -};
  1405. -
  1406. -static u32 aqr_hwmon_temp_config[] = {
  1407. - HWMON_T_INPUT |
  1408. - HWMON_T_MAX | HWMON_T_MIN |
  1409. - HWMON_T_MAX_ALARM | HWMON_T_MIN_ALARM |
  1410. - HWMON_T_CRIT | HWMON_T_LCRIT |
  1411. - HWMON_T_CRIT_ALARM | HWMON_T_LCRIT_ALARM,
  1412. - 0,
  1413. -};
  1414. -
  1415. -static const struct hwmon_channel_info aqr_hwmon_temp = {
  1416. - .type = hwmon_temp,
  1417. - .config = aqr_hwmon_temp_config,
  1418. -};
  1419. -
  1420. -static const struct hwmon_channel_info *aqr_hwmon_info[] = {
  1421. - &aqr_hwmon_chip,
  1422. - &aqr_hwmon_temp,
  1423. - NULL,
  1424. -};
  1425. -
  1426. -static const struct hwmon_chip_info aqr_hwmon_chip_info = {
  1427. - .ops = &aqr_hwmon_ops,
  1428. - .info = aqr_hwmon_info,
  1429. -};
  1430. -
  1431. -int aqr_hwmon_probe(struct phy_device *phydev)
  1432. -{
  1433. - struct device *dev = &phydev->mdio.dev;
  1434. - struct device *hwmon_dev;
  1435. - char *hwmon_name;
  1436. - int i, j;
  1437. -
  1438. - hwmon_name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  1439. - if (!hwmon_name)
  1440. - return -ENOMEM;
  1441. -
  1442. - for (i = j = 0; hwmon_name[i]; i++) {
  1443. - if (isalnum(hwmon_name[i])) {
  1444. - if (i != j)
  1445. - hwmon_name[j] = hwmon_name[i];
  1446. - j++;
  1447. - }
  1448. - }
  1449. - hwmon_name[j] = '\0';
  1450. -
  1451. - hwmon_dev = devm_hwmon_device_register_with_info(dev, hwmon_name,
  1452. - phydev, &aqr_hwmon_chip_info, NULL);
  1453. -
  1454. - return PTR_ERR_OR_ZERO(hwmon_dev);
  1455. -}
  1456. -
  1457. -#endif
  1458. --- a/drivers/net/phy/aquantia_main.c
  1459. +++ /dev/null
  1460. @@ -1,844 +0,0 @@
  1461. -// SPDX-License-Identifier: GPL-2.0
  1462. -/*
  1463. - * Driver for Aquantia PHY
  1464. - *
  1465. - * Author: Shaohui Xie <[email protected]>
  1466. - *
  1467. - * Copyright 2015 Freescale Semiconductor, Inc.
  1468. - */
  1469. -
  1470. -#include <linux/kernel.h>
  1471. -#include <linux/module.h>
  1472. -#include <linux/delay.h>
  1473. -#include <linux/bitfield.h>
  1474. -#include <linux/phy.h>
  1475. -
  1476. -#include "aquantia.h"
  1477. -
  1478. -#define PHY_ID_AQ1202 0x03a1b445
  1479. -#define PHY_ID_AQ2104 0x03a1b460
  1480. -#define PHY_ID_AQR105 0x03a1b4a2
  1481. -#define PHY_ID_AQR106 0x03a1b4d0
  1482. -#define PHY_ID_AQR107 0x03a1b4e0
  1483. -#define PHY_ID_AQCS109 0x03a1b5c2
  1484. -#define PHY_ID_AQR405 0x03a1b4b0
  1485. -#define PHY_ID_AQR113C 0x31c31c12
  1486. -
  1487. -#define MDIO_PHYXS_VEND_IF_STATUS 0xe812
  1488. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK GENMASK(7, 3)
  1489. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR 0
  1490. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KX 1
  1491. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI 2
  1492. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII 3
  1493. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XAUI 4
  1494. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII 6
  1495. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_RXAUI 7
  1496. -#define MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII 10
  1497. -
  1498. -#define MDIO_AN_VEND_PROV 0xc400
  1499. -#define MDIO_AN_VEND_PROV_1000BASET_FULL BIT(15)
  1500. -#define MDIO_AN_VEND_PROV_1000BASET_HALF BIT(14)
  1501. -#define MDIO_AN_VEND_PROV_5000BASET_FULL BIT(11)
  1502. -#define MDIO_AN_VEND_PROV_2500BASET_FULL BIT(10)
  1503. -#define MDIO_AN_VEND_PROV_DOWNSHIFT_EN BIT(4)
  1504. -#define MDIO_AN_VEND_PROV_DOWNSHIFT_MASK GENMASK(3, 0)
  1505. -#define MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT 4
  1506. -
  1507. -#define MDIO_AN_TX_VEND_STATUS1 0xc800
  1508. -#define MDIO_AN_TX_VEND_STATUS1_RATE_MASK GENMASK(3, 1)
  1509. -#define MDIO_AN_TX_VEND_STATUS1_10BASET 0
  1510. -#define MDIO_AN_TX_VEND_STATUS1_100BASETX 1
  1511. -#define MDIO_AN_TX_VEND_STATUS1_1000BASET 2
  1512. -#define MDIO_AN_TX_VEND_STATUS1_10GBASET 3
  1513. -#define MDIO_AN_TX_VEND_STATUS1_2500BASET 4
  1514. -#define MDIO_AN_TX_VEND_STATUS1_5000BASET 5
  1515. -#define MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX BIT(0)
  1516. -
  1517. -#define MDIO_AN_TX_VEND_INT_STATUS1 0xcc00
  1518. -#define MDIO_AN_TX_VEND_INT_STATUS1_DOWNSHIFT BIT(1)
  1519. -
  1520. -#define MDIO_AN_TX_VEND_INT_STATUS2 0xcc01
  1521. -#define MDIO_AN_TX_VEND_INT_STATUS2_MASK BIT(0)
  1522. -
  1523. -#define MDIO_AN_TX_VEND_INT_MASK2 0xd401
  1524. -#define MDIO_AN_TX_VEND_INT_MASK2_LINK BIT(0)
  1525. -
  1526. -#define MDIO_AN_RX_LP_STAT1 0xe820
  1527. -#define MDIO_AN_RX_LP_STAT1_1000BASET_FULL BIT(15)
  1528. -#define MDIO_AN_RX_LP_STAT1_1000BASET_HALF BIT(14)
  1529. -#define MDIO_AN_RX_LP_STAT1_SHORT_REACH BIT(13)
  1530. -#define MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT BIT(12)
  1531. -#define MDIO_AN_RX_LP_STAT1_AQ_PHY BIT(2)
  1532. -
  1533. -#define MDIO_AN_RX_LP_STAT4 0xe823
  1534. -#define MDIO_AN_RX_LP_STAT4_FW_MAJOR GENMASK(15, 8)
  1535. -#define MDIO_AN_RX_LP_STAT4_FW_MINOR GENMASK(7, 0)
  1536. -
  1537. -#define MDIO_AN_RX_VEND_STAT3 0xe832
  1538. -#define MDIO_AN_RX_VEND_STAT3_AFR BIT(0)
  1539. -
  1540. -/* MDIO_MMD_C22EXT */
  1541. -#define MDIO_C22EXT_STAT_SGMII_RX_GOOD_FRAMES 0xd292
  1542. -#define MDIO_C22EXT_STAT_SGMII_RX_BAD_FRAMES 0xd294
  1543. -#define MDIO_C22EXT_STAT_SGMII_RX_FALSE_CARRIER 0xd297
  1544. -#define MDIO_C22EXT_STAT_SGMII_TX_GOOD_FRAMES 0xd313
  1545. -#define MDIO_C22EXT_STAT_SGMII_TX_BAD_FRAMES 0xd315
  1546. -#define MDIO_C22EXT_STAT_SGMII_TX_FALSE_CARRIER 0xd317
  1547. -#define MDIO_C22EXT_STAT_SGMII_TX_COLLISIONS 0xd318
  1548. -#define MDIO_C22EXT_STAT_SGMII_TX_LINE_COLLISIONS 0xd319
  1549. -#define MDIO_C22EXT_STAT_SGMII_TX_FRAME_ALIGN_ERR 0xd31a
  1550. -#define MDIO_C22EXT_STAT_SGMII_TX_RUNT_FRAMES 0xd31b
  1551. -
  1552. -/* Vendor specific 1, MDIO_MMD_VEND1 */
  1553. -#define VEND1_GLOBAL_FW_ID 0x0020
  1554. -#define VEND1_GLOBAL_FW_ID_MAJOR GENMASK(15, 8)
  1555. -#define VEND1_GLOBAL_FW_ID_MINOR GENMASK(7, 0)
  1556. -
  1557. -#define VEND1_GLOBAL_GEN_STAT2 0xc831
  1558. -#define VEND1_GLOBAL_GEN_STAT2_OP_IN_PROG BIT(15)
  1559. -
  1560. -/* The following registers all have similar layouts; first the registers... */
  1561. -#define VEND1_GLOBAL_CFG_10M 0x0310
  1562. -#define VEND1_GLOBAL_CFG_100M 0x031b
  1563. -#define VEND1_GLOBAL_CFG_1G 0x031c
  1564. -#define VEND1_GLOBAL_CFG_2_5G 0x031d
  1565. -#define VEND1_GLOBAL_CFG_5G 0x031e
  1566. -#define VEND1_GLOBAL_CFG_10G 0x031f
  1567. -/* ...and now the fields */
  1568. -#define VEND1_GLOBAL_CFG_RATE_ADAPT GENMASK(8, 7)
  1569. -#define VEND1_GLOBAL_CFG_RATE_ADAPT_NONE 0
  1570. -#define VEND1_GLOBAL_CFG_RATE_ADAPT_USX 1
  1571. -#define VEND1_GLOBAL_CFG_RATE_ADAPT_PAUSE 2
  1572. -
  1573. -#define VEND1_GLOBAL_RSVD_STAT1 0xc885
  1574. -#define VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID GENMASK(7, 4)
  1575. -#define VEND1_GLOBAL_RSVD_STAT1_PROV_ID GENMASK(3, 0)
  1576. -
  1577. -#define VEND1_GLOBAL_RSVD_STAT9 0xc88d
  1578. -#define VEND1_GLOBAL_RSVD_STAT9_MODE GENMASK(7, 0)
  1579. -#define VEND1_GLOBAL_RSVD_STAT9_1000BT2 0x23
  1580. -
  1581. -#define VEND1_GLOBAL_INT_STD_STATUS 0xfc00
  1582. -#define VEND1_GLOBAL_INT_VEND_STATUS 0xfc01
  1583. -
  1584. -#define VEND1_GLOBAL_INT_STD_MASK 0xff00
  1585. -#define VEND1_GLOBAL_INT_STD_MASK_PMA1 BIT(15)
  1586. -#define VEND1_GLOBAL_INT_STD_MASK_PMA2 BIT(14)
  1587. -#define VEND1_GLOBAL_INT_STD_MASK_PCS1 BIT(13)
  1588. -#define VEND1_GLOBAL_INT_STD_MASK_PCS2 BIT(12)
  1589. -#define VEND1_GLOBAL_INT_STD_MASK_PCS3 BIT(11)
  1590. -#define VEND1_GLOBAL_INT_STD_MASK_PHY_XS1 BIT(10)
  1591. -#define VEND1_GLOBAL_INT_STD_MASK_PHY_XS2 BIT(9)
  1592. -#define VEND1_GLOBAL_INT_STD_MASK_AN1 BIT(8)
  1593. -#define VEND1_GLOBAL_INT_STD_MASK_AN2 BIT(7)
  1594. -#define VEND1_GLOBAL_INT_STD_MASK_GBE BIT(6)
  1595. -#define VEND1_GLOBAL_INT_STD_MASK_ALL BIT(0)
  1596. -
  1597. -#define VEND1_GLOBAL_INT_VEND_MASK 0xff01
  1598. -#define VEND1_GLOBAL_INT_VEND_MASK_PMA BIT(15)
  1599. -#define VEND1_GLOBAL_INT_VEND_MASK_PCS BIT(14)
  1600. -#define VEND1_GLOBAL_INT_VEND_MASK_PHY_XS BIT(13)
  1601. -#define VEND1_GLOBAL_INT_VEND_MASK_AN BIT(12)
  1602. -#define VEND1_GLOBAL_INT_VEND_MASK_GBE BIT(11)
  1603. -#define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL1 BIT(2)
  1604. -#define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL2 BIT(1)
  1605. -#define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 BIT(0)
  1606. -
  1607. -/* Sleep and timeout for checking if the Processor-Intensive
  1608. - * MDIO operation is finished
  1609. - */
  1610. -#define AQR107_OP_IN_PROG_SLEEP 1000
  1611. -#define AQR107_OP_IN_PROG_TIMEOUT 100000
  1612. -
  1613. -struct aqr107_hw_stat {
  1614. - const char *name;
  1615. - int reg;
  1616. - int size;
  1617. -};
  1618. -
  1619. -#define SGMII_STAT(n, r, s) { n, MDIO_C22EXT_STAT_SGMII_ ## r, s }
  1620. -static const struct aqr107_hw_stat aqr107_hw_stats[] = {
  1621. - SGMII_STAT("sgmii_rx_good_frames", RX_GOOD_FRAMES, 26),
  1622. - SGMII_STAT("sgmii_rx_bad_frames", RX_BAD_FRAMES, 26),
  1623. - SGMII_STAT("sgmii_rx_false_carrier_events", RX_FALSE_CARRIER, 8),
  1624. - SGMII_STAT("sgmii_tx_good_frames", TX_GOOD_FRAMES, 26),
  1625. - SGMII_STAT("sgmii_tx_bad_frames", TX_BAD_FRAMES, 26),
  1626. - SGMII_STAT("sgmii_tx_false_carrier_events", TX_FALSE_CARRIER, 8),
  1627. - SGMII_STAT("sgmii_tx_collisions", TX_COLLISIONS, 8),
  1628. - SGMII_STAT("sgmii_tx_line_collisions", TX_LINE_COLLISIONS, 8),
  1629. - SGMII_STAT("sgmii_tx_frame_alignment_err", TX_FRAME_ALIGN_ERR, 16),
  1630. - SGMII_STAT("sgmii_tx_runt_frames", TX_RUNT_FRAMES, 22),
  1631. -};
  1632. -#define AQR107_SGMII_STAT_SZ ARRAY_SIZE(aqr107_hw_stats)
  1633. -
  1634. -struct aqr107_priv {
  1635. - u64 sgmii_stats[AQR107_SGMII_STAT_SZ];
  1636. -};
  1637. -
  1638. -static int aqr107_get_sset_count(struct phy_device *phydev)
  1639. -{
  1640. - return AQR107_SGMII_STAT_SZ;
  1641. -}
  1642. -
  1643. -static void aqr107_get_strings(struct phy_device *phydev, u8 *data)
  1644. -{
  1645. - int i;
  1646. -
  1647. - for (i = 0; i < AQR107_SGMII_STAT_SZ; i++)
  1648. - strscpy(data + i * ETH_GSTRING_LEN, aqr107_hw_stats[i].name,
  1649. - ETH_GSTRING_LEN);
  1650. -}
  1651. -
  1652. -static u64 aqr107_get_stat(struct phy_device *phydev, int index)
  1653. -{
  1654. - const struct aqr107_hw_stat *stat = aqr107_hw_stats + index;
  1655. - int len_l = min(stat->size, 16);
  1656. - int len_h = stat->size - len_l;
  1657. - u64 ret;
  1658. - int val;
  1659. -
  1660. - val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg);
  1661. - if (val < 0)
  1662. - return U64_MAX;
  1663. -
  1664. - ret = val & GENMASK(len_l - 1, 0);
  1665. - if (len_h) {
  1666. - val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg + 1);
  1667. - if (val < 0)
  1668. - return U64_MAX;
  1669. -
  1670. - ret += (val & GENMASK(len_h - 1, 0)) << 16;
  1671. - }
  1672. -
  1673. - return ret;
  1674. -}
  1675. -
  1676. -static void aqr107_get_stats(struct phy_device *phydev,
  1677. - struct ethtool_stats *stats, u64 *data)
  1678. -{
  1679. - struct aqr107_priv *priv = phydev->priv;
  1680. - u64 val;
  1681. - int i;
  1682. -
  1683. - for (i = 0; i < AQR107_SGMII_STAT_SZ; i++) {
  1684. - val = aqr107_get_stat(phydev, i);
  1685. - if (val == U64_MAX)
  1686. - phydev_err(phydev, "Reading HW Statistics failed for %s\n",
  1687. - aqr107_hw_stats[i].name);
  1688. - else
  1689. - priv->sgmii_stats[i] += val;
  1690. -
  1691. - data[i] = priv->sgmii_stats[i];
  1692. - }
  1693. -}
  1694. -
  1695. -static int aqr_config_aneg(struct phy_device *phydev)
  1696. -{
  1697. - bool changed = false;
  1698. - u16 reg;
  1699. - int ret;
  1700. -
  1701. - if (phydev->autoneg == AUTONEG_DISABLE)
  1702. - return genphy_c45_pma_setup_forced(phydev);
  1703. -
  1704. - ret = genphy_c45_an_config_aneg(phydev);
  1705. - if (ret < 0)
  1706. - return ret;
  1707. - if (ret > 0)
  1708. - changed = true;
  1709. -
  1710. - /* Clause 45 has no standardized support for 1000BaseT, therefore
  1711. - * use vendor registers for this mode.
  1712. - */
  1713. - reg = 0;
  1714. - if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  1715. - phydev->advertising))
  1716. - reg |= MDIO_AN_VEND_PROV_1000BASET_FULL;
  1717. -
  1718. - if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  1719. - phydev->advertising))
  1720. - reg |= MDIO_AN_VEND_PROV_1000BASET_HALF;
  1721. -
  1722. - /* Handle the case when the 2.5G and 5G speeds are not advertised */
  1723. - if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  1724. - phydev->advertising))
  1725. - reg |= MDIO_AN_VEND_PROV_2500BASET_FULL;
  1726. -
  1727. - if (linkmode_test_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  1728. - phydev->advertising))
  1729. - reg |= MDIO_AN_VEND_PROV_5000BASET_FULL;
  1730. -
  1731. - ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV,
  1732. - MDIO_AN_VEND_PROV_1000BASET_HALF |
  1733. - MDIO_AN_VEND_PROV_1000BASET_FULL |
  1734. - MDIO_AN_VEND_PROV_2500BASET_FULL |
  1735. - MDIO_AN_VEND_PROV_5000BASET_FULL, reg);
  1736. - if (ret < 0)
  1737. - return ret;
  1738. - if (ret > 0)
  1739. - changed = true;
  1740. -
  1741. - return genphy_c45_check_and_restart_aneg(phydev, changed);
  1742. -}
  1743. -
  1744. -static int aqr_config_intr(struct phy_device *phydev)
  1745. -{
  1746. - bool en = phydev->interrupts == PHY_INTERRUPT_ENABLED;
  1747. - int err;
  1748. -
  1749. - if (en) {
  1750. - /* Clear any pending interrupts before enabling them */
  1751. - err = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS2);
  1752. - if (err < 0)
  1753. - return err;
  1754. - }
  1755. -
  1756. - err = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_MASK2,
  1757. - en ? MDIO_AN_TX_VEND_INT_MASK2_LINK : 0);
  1758. - if (err < 0)
  1759. - return err;
  1760. -
  1761. - err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_STD_MASK,
  1762. - en ? VEND1_GLOBAL_INT_STD_MASK_ALL : 0);
  1763. - if (err < 0)
  1764. - return err;
  1765. -
  1766. - err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_VEND_MASK,
  1767. - en ? VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 |
  1768. - VEND1_GLOBAL_INT_VEND_MASK_AN : 0);
  1769. - if (err < 0)
  1770. - return err;
  1771. -
  1772. - if (!en) {
  1773. - /* Clear any pending interrupts after we have disabled them */
  1774. - err = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS2);
  1775. - if (err < 0)
  1776. - return err;
  1777. - }
  1778. -
  1779. - return 0;
  1780. -}
  1781. -
  1782. -static irqreturn_t aqr_handle_interrupt(struct phy_device *phydev)
  1783. -{
  1784. - int irq_status;
  1785. -
  1786. - irq_status = phy_read_mmd(phydev, MDIO_MMD_AN,
  1787. - MDIO_AN_TX_VEND_INT_STATUS2);
  1788. - if (irq_status < 0) {
  1789. - phy_error(phydev);
  1790. - return IRQ_NONE;
  1791. - }
  1792. -
  1793. - if (!(irq_status & MDIO_AN_TX_VEND_INT_STATUS2_MASK))
  1794. - return IRQ_NONE;
  1795. -
  1796. - phy_trigger_machine(phydev);
  1797. -
  1798. - return IRQ_HANDLED;
  1799. -}
  1800. -
  1801. -static int aqr_read_status(struct phy_device *phydev)
  1802. -{
  1803. - int val;
  1804. -
  1805. - if (phydev->autoneg == AUTONEG_ENABLE) {
  1806. - val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1);
  1807. - if (val < 0)
  1808. - return val;
  1809. -
  1810. - linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  1811. - phydev->lp_advertising,
  1812. - val & MDIO_AN_RX_LP_STAT1_1000BASET_FULL);
  1813. - linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  1814. - phydev->lp_advertising,
  1815. - val & MDIO_AN_RX_LP_STAT1_1000BASET_HALF);
  1816. - }
  1817. -
  1818. - return genphy_c45_read_status(phydev);
  1819. -}
  1820. -
  1821. -static int aqr107_read_rate(struct phy_device *phydev)
  1822. -{
  1823. - u32 config_reg;
  1824. - int val;
  1825. -
  1826. - val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_STATUS1);
  1827. - if (val < 0)
  1828. - return val;
  1829. -
  1830. - if (val & MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX)
  1831. - phydev->duplex = DUPLEX_FULL;
  1832. - else
  1833. - phydev->duplex = DUPLEX_HALF;
  1834. -
  1835. - switch (FIELD_GET(MDIO_AN_TX_VEND_STATUS1_RATE_MASK, val)) {
  1836. - case MDIO_AN_TX_VEND_STATUS1_10BASET:
  1837. - phydev->speed = SPEED_10;
  1838. - config_reg = VEND1_GLOBAL_CFG_10M;
  1839. - break;
  1840. - case MDIO_AN_TX_VEND_STATUS1_100BASETX:
  1841. - phydev->speed = SPEED_100;
  1842. - config_reg = VEND1_GLOBAL_CFG_100M;
  1843. - break;
  1844. - case MDIO_AN_TX_VEND_STATUS1_1000BASET:
  1845. - phydev->speed = SPEED_1000;
  1846. - config_reg = VEND1_GLOBAL_CFG_1G;
  1847. - break;
  1848. - case MDIO_AN_TX_VEND_STATUS1_2500BASET:
  1849. - phydev->speed = SPEED_2500;
  1850. - config_reg = VEND1_GLOBAL_CFG_2_5G;
  1851. - break;
  1852. - case MDIO_AN_TX_VEND_STATUS1_5000BASET:
  1853. - phydev->speed = SPEED_5000;
  1854. - config_reg = VEND1_GLOBAL_CFG_5G;
  1855. - break;
  1856. - case MDIO_AN_TX_VEND_STATUS1_10GBASET:
  1857. - phydev->speed = SPEED_10000;
  1858. - config_reg = VEND1_GLOBAL_CFG_10G;
  1859. - break;
  1860. - default:
  1861. - phydev->speed = SPEED_UNKNOWN;
  1862. - return 0;
  1863. - }
  1864. -
  1865. - val = phy_read_mmd(phydev, MDIO_MMD_VEND1, config_reg);
  1866. - if (val < 0)
  1867. - return val;
  1868. -
  1869. - if (FIELD_GET(VEND1_GLOBAL_CFG_RATE_ADAPT, val) ==
  1870. - VEND1_GLOBAL_CFG_RATE_ADAPT_PAUSE)
  1871. - phydev->rate_matching = RATE_MATCH_PAUSE;
  1872. - else
  1873. - phydev->rate_matching = RATE_MATCH_NONE;
  1874. -
  1875. - return 0;
  1876. -}
  1877. -
  1878. -static int aqr107_read_status(struct phy_device *phydev)
  1879. -{
  1880. - int val, ret;
  1881. -
  1882. - ret = aqr_read_status(phydev);
  1883. - if (ret)
  1884. - return ret;
  1885. -
  1886. - if (!phydev->link || phydev->autoneg == AUTONEG_DISABLE)
  1887. - return 0;
  1888. -
  1889. - val = phy_read_mmd(phydev, MDIO_MMD_PHYXS, MDIO_PHYXS_VEND_IF_STATUS);
  1890. - if (val < 0)
  1891. - return val;
  1892. -
  1893. - switch (FIELD_GET(MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK, val)) {
  1894. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR:
  1895. - phydev->interface = PHY_INTERFACE_MODE_10GKR;
  1896. - break;
  1897. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KX:
  1898. - phydev->interface = PHY_INTERFACE_MODE_1000BASEKX;
  1899. - break;
  1900. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI:
  1901. - phydev->interface = PHY_INTERFACE_MODE_10GBASER;
  1902. - break;
  1903. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII:
  1904. - phydev->interface = PHY_INTERFACE_MODE_USXGMII;
  1905. - break;
  1906. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XAUI:
  1907. - phydev->interface = PHY_INTERFACE_MODE_XAUI;
  1908. - break;
  1909. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII:
  1910. - phydev->interface = PHY_INTERFACE_MODE_SGMII;
  1911. - break;
  1912. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_RXAUI:
  1913. - phydev->interface = PHY_INTERFACE_MODE_RXAUI;
  1914. - break;
  1915. - case MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII:
  1916. - phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
  1917. - break;
  1918. - default:
  1919. - phydev->interface = PHY_INTERFACE_MODE_NA;
  1920. - break;
  1921. - }
  1922. -
  1923. - /* Read possibly downshifted rate from vendor register */
  1924. - return aqr107_read_rate(phydev);
  1925. -}
  1926. -
  1927. -static int aqr107_get_downshift(struct phy_device *phydev, u8 *data)
  1928. -{
  1929. - int val, cnt, enable;
  1930. -
  1931. - val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV);
  1932. - if (val < 0)
  1933. - return val;
  1934. -
  1935. - enable = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_EN, val);
  1936. - cnt = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val);
  1937. -
  1938. - *data = enable && cnt ? cnt : DOWNSHIFT_DEV_DISABLE;
  1939. -
  1940. - return 0;
  1941. -}
  1942. -
  1943. -static int aqr107_set_downshift(struct phy_device *phydev, u8 cnt)
  1944. -{
  1945. - int val = 0;
  1946. -
  1947. - if (!FIELD_FIT(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt))
  1948. - return -E2BIG;
  1949. -
  1950. - if (cnt != DOWNSHIFT_DEV_DISABLE) {
  1951. - val = MDIO_AN_VEND_PROV_DOWNSHIFT_EN;
  1952. - val |= FIELD_PREP(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt);
  1953. - }
  1954. -
  1955. - return phy_modify_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV,
  1956. - MDIO_AN_VEND_PROV_DOWNSHIFT_EN |
  1957. - MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val);
  1958. -}
  1959. -
  1960. -static int aqr107_get_tunable(struct phy_device *phydev,
  1961. - struct ethtool_tunable *tuna, void *data)
  1962. -{
  1963. - switch (tuna->id) {
  1964. - case ETHTOOL_PHY_DOWNSHIFT:
  1965. - return aqr107_get_downshift(phydev, data);
  1966. - default:
  1967. - return -EOPNOTSUPP;
  1968. - }
  1969. -}
  1970. -
  1971. -static int aqr107_set_tunable(struct phy_device *phydev,
  1972. - struct ethtool_tunable *tuna, const void *data)
  1973. -{
  1974. - switch (tuna->id) {
  1975. - case ETHTOOL_PHY_DOWNSHIFT:
  1976. - return aqr107_set_downshift(phydev, *(const u8 *)data);
  1977. - default:
  1978. - return -EOPNOTSUPP;
  1979. - }
  1980. -}
  1981. -
  1982. -/* If we configure settings whilst firmware is still initializing the chip,
  1983. - * then these settings may be overwritten. Therefore make sure chip
  1984. - * initialization has completed. Use presence of the firmware ID as
  1985. - * indicator for initialization having completed.
  1986. - * The chip also provides a "reset completed" bit, but it's cleared after
  1987. - * read. Therefore function would time out if called again.
  1988. - */
  1989. -static int aqr107_wait_reset_complete(struct phy_device *phydev)
  1990. -{
  1991. - int val;
  1992. -
  1993. - return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1,
  1994. - VEND1_GLOBAL_FW_ID, val, val != 0,
  1995. - 20000, 2000000, false);
  1996. -}
  1997. -
  1998. -static void aqr107_chip_info(struct phy_device *phydev)
  1999. -{
  2000. - u8 fw_major, fw_minor, build_id, prov_id;
  2001. - int val;
  2002. -
  2003. - val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_FW_ID);
  2004. - if (val < 0)
  2005. - return;
  2006. -
  2007. - fw_major = FIELD_GET(VEND1_GLOBAL_FW_ID_MAJOR, val);
  2008. - fw_minor = FIELD_GET(VEND1_GLOBAL_FW_ID_MINOR, val);
  2009. -
  2010. - val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT1);
  2011. - if (val < 0)
  2012. - return;
  2013. -
  2014. - build_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID, val);
  2015. - prov_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_PROV_ID, val);
  2016. -
  2017. - phydev_dbg(phydev, "FW %u.%u, Build %u, Provisioning %u\n",
  2018. - fw_major, fw_minor, build_id, prov_id);
  2019. -}
  2020. -
  2021. -static int aqr107_config_init(struct phy_device *phydev)
  2022. -{
  2023. - int ret;
  2024. -
  2025. - /* Check that the PHY interface type is compatible */
  2026. - if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  2027. - phydev->interface != PHY_INTERFACE_MODE_1000BASEKX &&
  2028. - phydev->interface != PHY_INTERFACE_MODE_2500BASEX &&
  2029. - phydev->interface != PHY_INTERFACE_MODE_XGMII &&
  2030. - phydev->interface != PHY_INTERFACE_MODE_USXGMII &&
  2031. - phydev->interface != PHY_INTERFACE_MODE_10GKR &&
  2032. - phydev->interface != PHY_INTERFACE_MODE_10GBASER &&
  2033. - phydev->interface != PHY_INTERFACE_MODE_XAUI &&
  2034. - phydev->interface != PHY_INTERFACE_MODE_RXAUI)
  2035. - return -ENODEV;
  2036. -
  2037. - WARN(phydev->interface == PHY_INTERFACE_MODE_XGMII,
  2038. - "Your devicetree is out of date, please update it. The AQR107 family doesn't support XGMII, maybe you mean USXGMII.\n");
  2039. -
  2040. - ret = aqr107_wait_reset_complete(phydev);
  2041. - if (!ret)
  2042. - aqr107_chip_info(phydev);
  2043. -
  2044. - return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  2045. -}
  2046. -
  2047. -static int aqcs109_config_init(struct phy_device *phydev)
  2048. -{
  2049. - int ret;
  2050. -
  2051. - /* Check that the PHY interface type is compatible */
  2052. - if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  2053. - phydev->interface != PHY_INTERFACE_MODE_2500BASEX)
  2054. - return -ENODEV;
  2055. -
  2056. - ret = aqr107_wait_reset_complete(phydev);
  2057. - if (!ret)
  2058. - aqr107_chip_info(phydev);
  2059. -
  2060. - /* AQCS109 belongs to a chip family partially supporting 10G and 5G.
  2061. - * PMA speed ability bits are the same for all members of the family,
  2062. - * AQCS109 however supports speeds up to 2.5G only.
  2063. - */
  2064. - ret = phy_set_max_speed(phydev, SPEED_2500);
  2065. - if (ret)
  2066. - return ret;
  2067. -
  2068. - return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  2069. -}
  2070. -
  2071. -static void aqr107_link_change_notify(struct phy_device *phydev)
  2072. -{
  2073. - u8 fw_major, fw_minor;
  2074. - bool downshift, short_reach, afr;
  2075. - int mode, val;
  2076. -
  2077. - if (phydev->state != PHY_RUNNING || phydev->autoneg == AUTONEG_DISABLE)
  2078. - return;
  2079. -
  2080. - val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1);
  2081. - /* call failed or link partner is no Aquantia PHY */
  2082. - if (val < 0 || !(val & MDIO_AN_RX_LP_STAT1_AQ_PHY))
  2083. - return;
  2084. -
  2085. - short_reach = val & MDIO_AN_RX_LP_STAT1_SHORT_REACH;
  2086. - downshift = val & MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT;
  2087. -
  2088. - val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT4);
  2089. - if (val < 0)
  2090. - return;
  2091. -
  2092. - fw_major = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MAJOR, val);
  2093. - fw_minor = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MINOR, val);
  2094. -
  2095. - val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_VEND_STAT3);
  2096. - if (val < 0)
  2097. - return;
  2098. -
  2099. - afr = val & MDIO_AN_RX_VEND_STAT3_AFR;
  2100. -
  2101. - phydev_dbg(phydev, "Link partner is Aquantia PHY, FW %u.%u%s%s%s\n",
  2102. - fw_major, fw_minor,
  2103. - short_reach ? ", short reach mode" : "",
  2104. - downshift ? ", fast-retrain downshift advertised" : "",
  2105. - afr ? ", fast reframe advertised" : "");
  2106. -
  2107. - val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT9);
  2108. - if (val < 0)
  2109. - return;
  2110. -
  2111. - mode = FIELD_GET(VEND1_GLOBAL_RSVD_STAT9_MODE, val);
  2112. - if (mode == VEND1_GLOBAL_RSVD_STAT9_1000BT2)
  2113. - phydev_info(phydev, "Aquantia 1000Base-T2 mode active\n");
  2114. -}
  2115. -
  2116. -static int aqr107_wait_processor_intensive_op(struct phy_device *phydev)
  2117. -{
  2118. - int val, err;
  2119. -
  2120. - /* The datasheet notes to wait at least 1ms after issuing a
  2121. - * processor intensive operation before checking.
  2122. - * We cannot use the 'sleep_before_read' parameter of read_poll_timeout
  2123. - * because that just determines the maximum time slept, not the minimum.
  2124. - */
  2125. - usleep_range(1000, 5000);
  2126. -
  2127. - err = phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1,
  2128. - VEND1_GLOBAL_GEN_STAT2, val,
  2129. - !(val & VEND1_GLOBAL_GEN_STAT2_OP_IN_PROG),
  2130. - AQR107_OP_IN_PROG_SLEEP,
  2131. - AQR107_OP_IN_PROG_TIMEOUT, false);
  2132. - if (err) {
  2133. - phydev_err(phydev, "timeout: processor-intensive MDIO operation\n");
  2134. - return err;
  2135. - }
  2136. -
  2137. - return 0;
  2138. -}
  2139. -
  2140. -static int aqr107_get_rate_matching(struct phy_device *phydev,
  2141. - phy_interface_t iface)
  2142. -{
  2143. - if (iface == PHY_INTERFACE_MODE_10GBASER ||
  2144. - iface == PHY_INTERFACE_MODE_2500BASEX ||
  2145. - iface == PHY_INTERFACE_MODE_NA)
  2146. - return RATE_MATCH_PAUSE;
  2147. - return RATE_MATCH_NONE;
  2148. -}
  2149. -
  2150. -static int aqr107_suspend(struct phy_device *phydev)
  2151. -{
  2152. - int err;
  2153. -
  2154. - err = phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1,
  2155. - MDIO_CTRL1_LPOWER);
  2156. - if (err)
  2157. - return err;
  2158. -
  2159. - return aqr107_wait_processor_intensive_op(phydev);
  2160. -}
  2161. -
  2162. -static int aqr107_resume(struct phy_device *phydev)
  2163. -{
  2164. - int err;
  2165. -
  2166. - err = phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1,
  2167. - MDIO_CTRL1_LPOWER);
  2168. - if (err)
  2169. - return err;
  2170. -
  2171. - return aqr107_wait_processor_intensive_op(phydev);
  2172. -}
  2173. -
  2174. -static int aqr107_probe(struct phy_device *phydev)
  2175. -{
  2176. - phydev->priv = devm_kzalloc(&phydev->mdio.dev,
  2177. - sizeof(struct aqr107_priv), GFP_KERNEL);
  2178. - if (!phydev->priv)
  2179. - return -ENOMEM;
  2180. -
  2181. - return aqr_hwmon_probe(phydev);
  2182. -}
  2183. -
  2184. -static struct phy_driver aqr_driver[] = {
  2185. -{
  2186. - PHY_ID_MATCH_MODEL(PHY_ID_AQ1202),
  2187. - .name = "Aquantia AQ1202",
  2188. - .config_aneg = aqr_config_aneg,
  2189. - .config_intr = aqr_config_intr,
  2190. - .handle_interrupt = aqr_handle_interrupt,
  2191. - .read_status = aqr_read_status,
  2192. -},
  2193. -{
  2194. - PHY_ID_MATCH_MODEL(PHY_ID_AQ2104),
  2195. - .name = "Aquantia AQ2104",
  2196. - .config_aneg = aqr_config_aneg,
  2197. - .config_intr = aqr_config_intr,
  2198. - .handle_interrupt = aqr_handle_interrupt,
  2199. - .read_status = aqr_read_status,
  2200. -},
  2201. -{
  2202. - PHY_ID_MATCH_MODEL(PHY_ID_AQR105),
  2203. - .name = "Aquantia AQR105",
  2204. - .config_aneg = aqr_config_aneg,
  2205. - .config_intr = aqr_config_intr,
  2206. - .handle_interrupt = aqr_handle_interrupt,
  2207. - .read_status = aqr_read_status,
  2208. - .suspend = aqr107_suspend,
  2209. - .resume = aqr107_resume,
  2210. -},
  2211. -{
  2212. - PHY_ID_MATCH_MODEL(PHY_ID_AQR106),
  2213. - .name = "Aquantia AQR106",
  2214. - .config_aneg = aqr_config_aneg,
  2215. - .config_intr = aqr_config_intr,
  2216. - .handle_interrupt = aqr_handle_interrupt,
  2217. - .read_status = aqr_read_status,
  2218. -},
  2219. -{
  2220. - PHY_ID_MATCH_MODEL(PHY_ID_AQR107),
  2221. - .name = "Aquantia AQR107",
  2222. - .probe = aqr107_probe,
  2223. - .get_rate_matching = aqr107_get_rate_matching,
  2224. - .config_init = aqr107_config_init,
  2225. - .config_aneg = aqr_config_aneg,
  2226. - .config_intr = aqr_config_intr,
  2227. - .handle_interrupt = aqr_handle_interrupt,
  2228. - .read_status = aqr107_read_status,
  2229. - .get_tunable = aqr107_get_tunable,
  2230. - .set_tunable = aqr107_set_tunable,
  2231. - .suspend = aqr107_suspend,
  2232. - .resume = aqr107_resume,
  2233. - .get_sset_count = aqr107_get_sset_count,
  2234. - .get_strings = aqr107_get_strings,
  2235. - .get_stats = aqr107_get_stats,
  2236. - .link_change_notify = aqr107_link_change_notify,
  2237. -},
  2238. -{
  2239. - PHY_ID_MATCH_MODEL(PHY_ID_AQCS109),
  2240. - .name = "Aquantia AQCS109",
  2241. - .probe = aqr107_probe,
  2242. - .get_rate_matching = aqr107_get_rate_matching,
  2243. - .config_init = aqcs109_config_init,
  2244. - .config_aneg = aqr_config_aneg,
  2245. - .config_intr = aqr_config_intr,
  2246. - .handle_interrupt = aqr_handle_interrupt,
  2247. - .read_status = aqr107_read_status,
  2248. - .get_tunable = aqr107_get_tunable,
  2249. - .set_tunable = aqr107_set_tunable,
  2250. - .suspend = aqr107_suspend,
  2251. - .resume = aqr107_resume,
  2252. - .get_sset_count = aqr107_get_sset_count,
  2253. - .get_strings = aqr107_get_strings,
  2254. - .get_stats = aqr107_get_stats,
  2255. - .link_change_notify = aqr107_link_change_notify,
  2256. -},
  2257. -{
  2258. - PHY_ID_MATCH_MODEL(PHY_ID_AQR405),
  2259. - .name = "Aquantia AQR405",
  2260. - .config_aneg = aqr_config_aneg,
  2261. - .config_intr = aqr_config_intr,
  2262. - .handle_interrupt = aqr_handle_interrupt,
  2263. - .read_status = aqr_read_status,
  2264. -},
  2265. -{
  2266. - PHY_ID_MATCH_MODEL(PHY_ID_AQR113C),
  2267. - .name = "Aquantia AQR113C",
  2268. - .probe = aqr107_probe,
  2269. - .get_rate_matching = aqr107_get_rate_matching,
  2270. - .config_init = aqr107_config_init,
  2271. - .config_aneg = aqr_config_aneg,
  2272. - .config_intr = aqr_config_intr,
  2273. - .handle_interrupt = aqr_handle_interrupt,
  2274. - .read_status = aqr107_read_status,
  2275. - .get_tunable = aqr107_get_tunable,
  2276. - .set_tunable = aqr107_set_tunable,
  2277. - .suspend = aqr107_suspend,
  2278. - .resume = aqr107_resume,
  2279. - .get_sset_count = aqr107_get_sset_count,
  2280. - .get_strings = aqr107_get_strings,
  2281. - .get_stats = aqr107_get_stats,
  2282. - .link_change_notify = aqr107_link_change_notify,
  2283. -},
  2284. -};
  2285. -
  2286. -module_phy_driver(aqr_driver);
  2287. -
  2288. -static struct mdio_device_id __maybe_unused aqr_tbl[] = {
  2289. - { PHY_ID_MATCH_MODEL(PHY_ID_AQ1202) },
  2290. - { PHY_ID_MATCH_MODEL(PHY_ID_AQ2104) },
  2291. - { PHY_ID_MATCH_MODEL(PHY_ID_AQR105) },
  2292. - { PHY_ID_MATCH_MODEL(PHY_ID_AQR106) },
  2293. - { PHY_ID_MATCH_MODEL(PHY_ID_AQR107) },
  2294. - { PHY_ID_MATCH_MODEL(PHY_ID_AQCS109) },
  2295. - { PHY_ID_MATCH_MODEL(PHY_ID_AQR405) },
  2296. - { PHY_ID_MATCH_MODEL(PHY_ID_AQR113C) },
  2297. - { }
  2298. -};
  2299. -
  2300. -MODULE_DEVICE_TABLE(mdio, aqr_tbl);
  2301. -
  2302. -MODULE_DESCRIPTION("Aquantia PHY driver");
  2303. -MODULE_AUTHOR("Shaohui Xie <[email protected]>");
  2304. -MODULE_LICENSE("GPL v2");