debugfs.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/debugfs.h>
  3. #include <linux/kernel.h>
  4. #include <asm/mach-rtl838x/mach-rtl83xx.h>
  5. #include "rtl83xx.h"
  6. #define RTL838X_DRIVER_NAME "rtl838x"
  7. #define RTL8380_LED_GLB_CTRL (0xA000)
  8. #define RTL8380_LED_MODE_SEL (0x1004)
  9. #define RTL8380_LED_MODE_CTRL (0xA004)
  10. #define RTL8380_LED_P_EN_CTRL (0xA008)
  11. #define RTL8380_LED_SW_CTRL (0xA00C)
  12. #define RTL8380_LED0_SW_P_EN_CTRL (0xA010)
  13. #define RTL8380_LED1_SW_P_EN_CTRL (0xA014)
  14. #define RTL8380_LED2_SW_P_EN_CTRL (0xA018)
  15. #define RTL8380_LED_SW_P_CTRL(p) (0xA01C + (((p) << 2)))
  16. #define RTL8390_LED_GLB_CTRL (0x00E4)
  17. #define RTL8390_LED_SET_2_3_CTRL (0x00E8)
  18. #define RTL8390_LED_SET_0_1_CTRL (0x00EC)
  19. #define RTL8390_LED_COPR_SET_SEL_CTRL(p) (0x00F0 + (((p >> 4) << 2)))
  20. #define RTL8390_LED_FIB_SET_SEL_CTRL(p) (0x0100 + (((p >> 4) << 2)))
  21. #define RTL8390_LED_COPR_PMASK_CTRL(p) (0x0110 + (((p >> 5) << 2)))
  22. #define RTL8390_LED_FIB_PMASK_CTRL(p) (0x00118 + (((p >> 5) << 2)))
  23. #define RTL8390_LED_COMBO_CTRL(p) (0x0120 + (((p >> 5) << 2)))
  24. #define RTL8390_LED_SW_CTRL (0x0128)
  25. #define RTL8390_LED_SW_P_EN_CTRL(p) (0x012C + (((p / 10) << 2)))
  26. #define RTL8390_LED_SW_P_CTRL(p) (0x0144 + (((p) << 2)))
  27. #define RTL838X_MIR_QID_CTRL(grp) (0xAD44 + (((grp) << 2)))
  28. #define RTL838X_MIR_RSPAN_VLAN_CTRL(grp) (0xA340 + (((grp) << 2)))
  29. #define RTL838X_MIR_RSPAN_VLAN_CTRL_MAC(grp) (0xAA70 + (((grp) << 2)))
  30. #define RTL838X_MIR_RSPAN_TX_CTRL (0xA350)
  31. #define RTL838X_MIR_RSPAN_TX_TAG_RM_CTRL (0xAA80)
  32. #define RTL838X_MIR_RSPAN_TX_TAG_EN_CTRL (0xAA84)
  33. #define RTL839X_MIR_RSPAN_VLAN_CTRL(grp) (0xA340 + (((grp) << 2)))
  34. #define RTL839X_MIR_RSPAN_TX_CTRL (0x69b0)
  35. #define RTL839X_MIR_RSPAN_TX_TAG_RM_CTRL (0x2550)
  36. #define RTL839X_MIR_RSPAN_TX_TAG_EN_CTRL (0x2554)
  37. #define RTL839X_MIR_SAMPLE_RATE_CTRL (0x2558)
  38. #define RTL838X_STAT_PRVTE_DROP_COUNTERS (0x6A00)
  39. #define RTL839X_STAT_PRVTE_DROP_COUNTERS (0x3E00)
  40. #define RTL930X_STAT_PRVTE_DROP_COUNTERS (0xB5B8)
  41. int rtl83xx_port_get_stp_state(struct rtl838x_switch_priv *priv, int port);
  42. void rtl83xx_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
  43. void rtl83xx_fast_age(struct dsa_switch *ds, int port);
  44. u32 rtl838x_get_egress_rate(struct rtl838x_switch_priv *priv, int port);
  45. u32 rtl839x_get_egress_rate(struct rtl838x_switch_priv *priv, int port);
  46. int rtl838x_set_egress_rate(struct rtl838x_switch_priv *priv, int port, u32 rate);
  47. int rtl839x_set_egress_rate(struct rtl838x_switch_priv *priv, int port, u32 rate);
  48. const char *rtl838x_drop_cntr[] = {
  49. "ALE_TX_GOOD_PKTS", "MAC_RX_DROP", "ACL_FWD_DROP", "HW_ATTACK_PREVENTION_DROP",
  50. "RMA_DROP", "VLAN_IGR_FLTR_DROP", "INNER_OUTER_CFI_EQUAL_1_DROP", "PORT_MOVE_DROP",
  51. "NEW_SA_DROP", "MAC_LIMIT_SYS_DROP", "MAC_LIMIT_VLAN_DROP", "MAC_LIMIT_PORT_DROP",
  52. "SWITCH_MAC_DROP", "ROUTING_EXCEPTION_DROP", "DA_LKMISS_DROP", "RSPAN_DROP",
  53. "ACL_LKMISS_DROP", "ACL_DROP", "INBW_DROP", "IGR_METER_DROP",
  54. "ACCEPT_FRAME_TYPE_DROP", "STP_IGR_DROP", "INVALID_SA_DROP", "SA_BLOCKING_DROP",
  55. "DA_BLOCKING_DROP", "L2_INVALID_DPM_DROP", "MCST_INVALID_DPM_DROP", "RX_FLOW_CONTROL_DROP",
  56. "STORM_SPPRS_DROP", "LALS_DROP", "VLAN_EGR_FILTER_DROP", "STP_EGR_DROP",
  57. "SRC_PORT_FILTER_DROP", "PORT_ISOLATION_DROP", "ACL_FLTR_DROP", "MIRROR_FLTR_DROP",
  58. "TX_MAX_DROP", "LINK_DOWN_DROP", "FLOW_CONTROL_DROP", "BRIDGE .1d discards"
  59. };
  60. const char *rtl839x_drop_cntr[] = {
  61. "ALE_TX_GOOD_PKTS", "ERROR_PKTS", "EGR_ACL_DROP", "EGR_METER_DROP",
  62. "OAM", "CFM" "VLAN_IGR_FLTR", "VLAN_ERR",
  63. "INNER_OUTER_CFI_EQUAL_1", "VLAN_TAG_FORMAT", "SRC_PORT_SPENDING_TREE", "INBW",
  64. "RMA", "HW_ATTACK_PREVENTION", "PROTO_STORM", "MCAST_SA",
  65. "IGR_ACL_DROP", "IGR_METER_DROP", "DFLT_ACTION_FOR_MISS_ACL_AND_C2SC", "NEW_SA",
  66. "PORT_MOVE", "SA_BLOCKING", "ROUTING_EXCEPTION", "SRC_PORT_SPENDING_TREE_NON_FWDING",
  67. "MAC_LIMIT", "UNKNOW_STORM", "MISS_DROP", "CPU_MAC_DROP",
  68. "DA_BLOCKING", "SRC_PORT_FILTER_BEFORE_EGR_ACL", "VLAN_EGR_FILTER", "SPANNING_TRE",
  69. "PORT_ISOLATION", "OAM_EGRESS_DROP", "MIRROR_ISOLATION", "MAX_LEN_BEFORE_EGR_ACL",
  70. "SRC_PORT_FILTER_BEFORE_MIRROR", "MAX_LEN_BEFORE_MIRROR", "SPECIAL_CONGEST_BEFORE_MIRROR",
  71. "LINK_STATUS_BEFORE_MIRROR",
  72. "WRED_BEFORE_MIRROR", "MAX_LEN_AFTER_MIRROR", "SPECIAL_CONGEST_AFTER_MIRROR",
  73. "LINK_STATUS_AFTER_MIRROR",
  74. "WRED_AFTER_MIRROR"
  75. };
  76. const char *rtl930x_drop_cntr[] = {
  77. "OAM_PARSER", "UC_RPF", "DEI_CFI", "MAC_IP_SUBNET_BASED_VLAN", "VLAN_IGR_FILTER",
  78. "L2_UC_MC", "IPV_IP6_MC_BRIDGE", "PTP", "USER_DEF_0_3", "RESERVED",
  79. "RESERVED1", "RESERVED2", "BPDU_RMA", "LACP", "LLDP",
  80. "EAPOL", "XX_RMA", "L3_IPUC_NON_IP", "IP4_IP6_HEADER_ERROR", "L3_BAD_IP",
  81. "L3_DIP_DMAC_MISMATCH", "IP4_IP_OPTION", "IP_UC_MC_ROUTING_LOOK_UP_MISS", "L3_DST_NULL_INTF",
  82. "L3_PBR_NULL_INTF",
  83. "HOST_NULL_INTF", "ROUTE_NULL_INTF", "BRIDGING_ACTION", "ROUTING_ACTION", "IPMC_RPF",
  84. "L2_NEXTHOP_AGE_OUT", "L3_UC_TTL_FAIL", "L3_MC_TTL_FAIL", "L3_UC_MTU_FAIL", "L3_MC_MTU_FAIL",
  85. "L3_UC_ICMP_REDIR", "IP6_MLD_OTHER_ACT", "ND", "IP_MC_RESERVED", "IP6_HBH",
  86. "INVALID_SA", "L2_HASH_FULL", "NEW_SA", "PORT_MOVE_FORBID", "STATIC_PORT_MOVING",
  87. "DYNMIC_PORT_MOVING", "L3_CRC", "MAC_LIMIT", "ATTACK_PREVENT", "ACL_FWD_ACTION",
  88. "OAMPDU", "OAM_MUX", "TRUNK_FILTER", "ACL_DROP", "IGR_BW",
  89. "ACL_METER", "VLAN_ACCEPT_FRAME_TYPE", "MSTP_SRC_DROP_DISABLED_BLOCKING", "SA_BLOCK", "DA_BLOCK",
  90. "STORM_CONTROL", "VLAN_EGR_FILTER", "MSTP_DESTINATION_DROP", "SRC_PORT_FILTER", "PORT_ISOLATION",
  91. "TX_MAX_FRAME_SIZE", "EGR_LINK_STATUS", "MAC_TX_DISABLE", "MAC_PAUSE_FRAME", "MAC_RX_DROP",
  92. "MIRROR_ISOLATE", "RX_FC", "EGR_QUEUE", "HSM_RUNOUT", "ROUTING_DISABLE", "INVALID_L2_NEXTHOP_ENTRY",
  93. "L3_MC_SRC_FLT", "CPUTAG_FLT", "FWD_PMSK_NULL", "IPUC_ROUTING_LOOKUP_MISS", "MY_DEV_DROP",
  94. "STACK_NONUC_BLOCKING_PMSK", "STACK_PORT_NOT_FOUND", "ACL_LOOPBACK_DROP", "IP6_ROUTING_EXT_HEADER"
  95. };
  96. static ssize_t rtl838x_common_read(char __user *buffer, size_t count,
  97. loff_t *ppos, unsigned int value)
  98. {
  99. char *buf;
  100. ssize_t len;
  101. if (*ppos != 0)
  102. return 0;
  103. buf = kasprintf(GFP_KERNEL, "0x%08x\n", value);
  104. if (!buf)
  105. return -ENOMEM;
  106. if (count < strlen(buf)) {
  107. kfree(buf);
  108. return -ENOSPC;
  109. }
  110. len = simple_read_from_buffer(buffer, count, ppos, buf, strlen(buf));
  111. kfree(buf);
  112. return len;
  113. }
  114. static ssize_t rtl838x_common_write(const char __user *buffer, size_t count,
  115. loff_t *ppos, unsigned int *value)
  116. {
  117. char b[32];
  118. ssize_t len;
  119. int ret;
  120. if (*ppos != 0)
  121. return -EINVAL;
  122. if (count >= sizeof(b))
  123. return -ENOSPC;
  124. len = simple_write_to_buffer(b, sizeof(b) - 1, ppos,
  125. buffer, count);
  126. if (len < 0)
  127. return len;
  128. b[len] = '\0';
  129. ret = kstrtouint(b, 16, value);
  130. if (ret)
  131. return -EIO;
  132. return len;
  133. }
  134. static ssize_t stp_state_read(struct file *filp, char __user *buffer, size_t count,
  135. loff_t *ppos)
  136. {
  137. struct rtl838x_port *p = filp->private_data;
  138. struct dsa_switch *ds = p->dp->ds;
  139. int value = rtl83xx_port_get_stp_state(ds->priv, p->dp->index);
  140. if (value < 0)
  141. return -EINVAL;
  142. return rtl838x_common_read(buffer, count, ppos, (u32)value);
  143. }
  144. static ssize_t stp_state_write(struct file *filp, const char __user *buffer,
  145. size_t count, loff_t *ppos)
  146. {
  147. struct rtl838x_port *p = filp->private_data;
  148. u32 value;
  149. size_t res = rtl838x_common_write(buffer, count, ppos, &value);
  150. if (res < 0)
  151. return res;
  152. rtl83xx_port_stp_state_set(p->dp->ds, p->dp->index, (u8)value);
  153. return res;
  154. }
  155. static const struct file_operations stp_state_fops = {
  156. .owner = THIS_MODULE,
  157. .open = simple_open,
  158. .read = stp_state_read,
  159. .write = stp_state_write,
  160. };
  161. static ssize_t drop_counter_read(struct file *filp, char __user *buffer, size_t count,
  162. loff_t *ppos)
  163. {
  164. struct rtl838x_switch_priv *priv = filp->private_data;
  165. int i;
  166. const char **d;
  167. u32 v;
  168. char *buf;
  169. int n = 0, len, offset;
  170. int num;
  171. switch (priv->family_id) {
  172. case RTL8380_FAMILY_ID:
  173. d = rtl838x_drop_cntr;
  174. offset = RTL838X_STAT_PRVTE_DROP_COUNTERS;
  175. num = 40;
  176. break;
  177. case RTL8390_FAMILY_ID:
  178. d = rtl839x_drop_cntr;
  179. offset = RTL839X_STAT_PRVTE_DROP_COUNTERS;
  180. num = 45;
  181. break;
  182. case RTL9300_FAMILY_ID:
  183. d = rtl930x_drop_cntr;
  184. offset = RTL930X_STAT_PRVTE_DROP_COUNTERS;
  185. num = 85;
  186. break;
  187. }
  188. buf = kmalloc(30 * num, GFP_KERNEL);
  189. if (!buf)
  190. return -ENOMEM;
  191. for (i = 0; i < num; i++) {
  192. v = sw_r32(offset + (i << 2)) & 0xffff;
  193. n += sprintf(buf + n, "%s: %d\n", d[i], v);
  194. }
  195. if (count < strlen(buf)) {
  196. kfree(buf);
  197. return -ENOSPC;
  198. }
  199. len = simple_read_from_buffer(buffer, count, ppos, buf, strlen(buf));
  200. kfree(buf);
  201. return len;
  202. }
  203. static const struct file_operations drop_counter_fops = {
  204. .owner = THIS_MODULE,
  205. .open = simple_open,
  206. .read = drop_counter_read,
  207. };
  208. static ssize_t age_out_read(struct file *filp, char __user *buffer, size_t count,
  209. loff_t *ppos)
  210. {
  211. struct rtl838x_port *p = filp->private_data;
  212. struct dsa_switch *ds = p->dp->ds;
  213. struct rtl838x_switch_priv *priv = ds->priv;
  214. int value = sw_r32(priv->r->l2_port_aging_out);
  215. if (value < 0)
  216. return -EINVAL;
  217. return rtl838x_common_read(buffer, count, ppos, (u32)value);
  218. }
  219. static ssize_t age_out_write(struct file *filp, const char __user *buffer,
  220. size_t count, loff_t *ppos)
  221. {
  222. struct rtl838x_port *p = filp->private_data;
  223. u32 value;
  224. size_t res = rtl838x_common_write(buffer, count, ppos, &value);
  225. if (res < 0)
  226. return res;
  227. rtl83xx_fast_age(p->dp->ds, p->dp->index);
  228. return res;
  229. }
  230. static const struct file_operations age_out_fops = {
  231. .owner = THIS_MODULE,
  232. .open = simple_open,
  233. .read = age_out_read,
  234. .write = age_out_write,
  235. };
  236. static ssize_t port_egress_rate_read(struct file *filp, char __user *buffer, size_t count,
  237. loff_t *ppos)
  238. {
  239. struct rtl838x_port *p = filp->private_data;
  240. struct dsa_switch *ds = p->dp->ds;
  241. struct rtl838x_switch_priv *priv = ds->priv;
  242. int value;
  243. if (priv->family_id == RTL8380_FAMILY_ID)
  244. value = rtl838x_get_egress_rate(priv, p->dp->index);
  245. else
  246. value = rtl839x_get_egress_rate(priv, p->dp->index);
  247. if (value < 0)
  248. return -EINVAL;
  249. return rtl838x_common_read(buffer, count, ppos, (u32)value);
  250. }
  251. static ssize_t port_egress_rate_write(struct file *filp, const char __user *buffer,
  252. size_t count, loff_t *ppos)
  253. {
  254. struct rtl838x_port *p = filp->private_data;
  255. struct dsa_switch *ds = p->dp->ds;
  256. struct rtl838x_switch_priv *priv = ds->priv;
  257. u32 value;
  258. size_t res = rtl838x_common_write(buffer, count, ppos, &value);
  259. if (res < 0)
  260. return res;
  261. if (priv->family_id == RTL8380_FAMILY_ID)
  262. rtl838x_set_egress_rate(priv, p->dp->index, value);
  263. else
  264. rtl839x_set_egress_rate(priv, p->dp->index, value);
  265. return res;
  266. }
  267. static const struct file_operations port_egress_fops = {
  268. .owner = THIS_MODULE,
  269. .open = simple_open,
  270. .read = port_egress_rate_read,
  271. .write = port_egress_rate_write,
  272. };
  273. static const struct debugfs_reg32 port_ctrl_regs[] = {
  274. { .name = "port_isolation", .offset = RTL838X_PORT_ISO_CTRL(0), },
  275. { .name = "mac_force_mode", .offset = RTL838X_MAC_FORCE_MODE_CTRL, },
  276. };
  277. void rtl838x_dbgfs_cleanup(struct rtl838x_switch_priv *priv)
  278. {
  279. debugfs_remove_recursive(priv->dbgfs_dir);
  280. // kfree(priv->dbgfs_entries);
  281. }
  282. static int rtl838x_dbgfs_port_init(struct dentry *parent, struct rtl838x_switch_priv *priv,
  283. int port)
  284. {
  285. struct dentry *port_dir;
  286. struct debugfs_regset32 *port_ctrl_regset;
  287. port_dir = debugfs_create_dir(priv->ports[port].dp->name, parent);
  288. if (priv->family_id == RTL8380_FAMILY_ID) {
  289. debugfs_create_x32("storm_rate_uc", 0644, port_dir,
  290. (u32 *)(RTL838X_SW_BASE + RTL838X_STORM_CTRL_PORT_UC(port)));
  291. debugfs_create_x32("storm_rate_mc", 0644, port_dir,
  292. (u32 *)(RTL838X_SW_BASE + RTL838X_STORM_CTRL_PORT_MC(port)));
  293. debugfs_create_x32("storm_rate_bc", 0644, port_dir,
  294. (u32 *)(RTL838X_SW_BASE + RTL838X_STORM_CTRL_PORT_BC(port)));
  295. debugfs_create_x32("vlan_port_tag_sts_ctrl", 0644, port_dir,
  296. (u32 *)(RTL838X_SW_BASE + RTL838X_VLAN_PORT_TAG_STS_CTRL
  297. + (port << 2)));
  298. } else {
  299. debugfs_create_x32("storm_rate_uc", 0644, port_dir,
  300. (u32 *)(RTL838X_SW_BASE + RTL839X_STORM_CTRL_PORT_UC_0(port)));
  301. debugfs_create_x32("storm_rate_mc", 0644, port_dir,
  302. (u32 *)(RTL838X_SW_BASE + RTL839X_STORM_CTRL_PORT_MC_0(port)));
  303. debugfs_create_x32("storm_rate_bc", 0644, port_dir,
  304. (u32 *)(RTL838X_SW_BASE + RTL839X_STORM_CTRL_PORT_BC_0(port)));
  305. debugfs_create_x32("vlan_port_tag_sts_ctrl", 0644, port_dir,
  306. (u32 *)(RTL838X_SW_BASE + RTL839X_VLAN_PORT_TAG_STS_CTRL
  307. + (port << 2)));
  308. }
  309. debugfs_create_u32("id", 0444, port_dir, (u32 *)&priv->ports[port].dp->index);
  310. port_ctrl_regset = devm_kzalloc(priv->dev, sizeof(*port_ctrl_regset), GFP_KERNEL);
  311. if (!port_ctrl_regset)
  312. return -ENOMEM;
  313. port_ctrl_regset->regs = port_ctrl_regs;
  314. port_ctrl_regset->nregs = ARRAY_SIZE(port_ctrl_regs);
  315. port_ctrl_regset->base = (void *)(RTL838X_SW_BASE + (port << 2));
  316. debugfs_create_regset32("port_ctrl", 0400, port_dir, port_ctrl_regset);
  317. debugfs_create_file("stp_state", 0600, port_dir, &priv->ports[port], &stp_state_fops);
  318. debugfs_create_file("age_out", 0600, port_dir, &priv->ports[port], &age_out_fops);
  319. debugfs_create_file("port_egress_rate", 0600, port_dir, &priv->ports[port],
  320. &port_egress_fops);
  321. return 0;
  322. }
  323. static int rtl838x_dbgfs_leds(struct dentry *parent, struct rtl838x_switch_priv *priv)
  324. {
  325. struct dentry *led_dir;
  326. int p;
  327. char led_sw_p_ctrl_name[20];
  328. char port_led_name[20];
  329. led_dir = debugfs_create_dir("led", parent);
  330. if (priv->family_id == RTL8380_FAMILY_ID) {
  331. debugfs_create_x32("led_glb_ctrl", 0644, led_dir,
  332. (u32 *)(RTL838X_SW_BASE + RTL8380_LED_GLB_CTRL));
  333. debugfs_create_x32("led_mode_sel", 0644, led_dir,
  334. (u32 *)(RTL838X_SW_BASE + RTL8380_LED_MODE_SEL));
  335. debugfs_create_x32("led_mode_ctrl", 0644, led_dir,
  336. (u32 *)(RTL838X_SW_BASE + RTL8380_LED_MODE_CTRL));
  337. debugfs_create_x32("led_p_en_ctrl", 0644, led_dir,
  338. (u32 *)(RTL838X_SW_BASE + RTL8380_LED_P_EN_CTRL));
  339. debugfs_create_x32("led_sw_ctrl", 0644, led_dir,
  340. (u32 *)(RTL838X_SW_BASE + RTL8380_LED_SW_CTRL));
  341. debugfs_create_x32("led0_sw_p_en_ctrl", 0644, led_dir,
  342. (u32 *)(RTL838X_SW_BASE + RTL8380_LED0_SW_P_EN_CTRL));
  343. debugfs_create_x32("led1_sw_p_en_ctrl", 0644, led_dir,
  344. (u32 *)(RTL838X_SW_BASE + RTL8380_LED1_SW_P_EN_CTRL));
  345. debugfs_create_x32("led2_sw_p_en_ctrl", 0644, led_dir,
  346. (u32 *)(RTL838X_SW_BASE + RTL8380_LED2_SW_P_EN_CTRL));
  347. for (p = 0; p < 28; p++) {
  348. snprintf(led_sw_p_ctrl_name, sizeof(led_sw_p_ctrl_name),
  349. "led_sw_p_ctrl.%02d", p);
  350. debugfs_create_x32(led_sw_p_ctrl_name, 0644, led_dir,
  351. (u32 *)(RTL838X_SW_BASE + RTL8380_LED_SW_P_CTRL(p)));
  352. }
  353. } else if (priv->family_id == RTL8390_FAMILY_ID) {
  354. debugfs_create_x32("led_glb_ctrl", 0644, led_dir,
  355. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_GLB_CTRL));
  356. debugfs_create_x32("led_set_2_3", 0644, led_dir,
  357. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_SET_2_3_CTRL));
  358. debugfs_create_x32("led_set_0_1", 0644, led_dir,
  359. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_SET_0_1_CTRL));
  360. for (p = 0; p < 4; p++) {
  361. snprintf(port_led_name, sizeof(port_led_name), "led_copr_set_sel.%1d", p);
  362. debugfs_create_x32(port_led_name, 0644, led_dir,
  363. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_COPR_SET_SEL_CTRL(p << 4)));
  364. snprintf(port_led_name, sizeof(port_led_name), "led_fib_set_sel.%1d", p);
  365. debugfs_create_x32(port_led_name, 0644, led_dir,
  366. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_FIB_SET_SEL_CTRL(p << 4)));
  367. }
  368. debugfs_create_x32("led_copr_pmask_ctrl_0", 0644, led_dir,
  369. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_COPR_PMASK_CTRL(0)));
  370. debugfs_create_x32("led_copr_pmask_ctrl_1", 0644, led_dir,
  371. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_COPR_PMASK_CTRL(32)));
  372. debugfs_create_x32("led_fib_pmask_ctrl_0", 0644, led_dir,
  373. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_FIB_PMASK_CTRL(0)));
  374. debugfs_create_x32("led_fib_pmask_ctrl_1", 0644, led_dir,
  375. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_FIB_PMASK_CTRL(32)));
  376. debugfs_create_x32("led_combo_ctrl_0", 0644, led_dir,
  377. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_COMBO_CTRL(0)));
  378. debugfs_create_x32("led_combo_ctrl_1", 0644, led_dir,
  379. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_COMBO_CTRL(32)));
  380. debugfs_create_x32("led_sw_ctrl", 0644, led_dir,
  381. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_SW_CTRL));
  382. for (p = 0; p < 5; p++) {
  383. snprintf(port_led_name, sizeof(port_led_name), "led_sw_p_en_ctrl.%1d", p);
  384. debugfs_create_x32(port_led_name, 0644, led_dir,
  385. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_SW_P_EN_CTRL(p * 10)));
  386. }
  387. for (p = 0; p < 28; p++) {
  388. snprintf(port_led_name, sizeof(port_led_name), "led_sw_p_ctrl.%02d", p);
  389. debugfs_create_x32(port_led_name, 0644, led_dir,
  390. (u32 *)(RTL838X_SW_BASE + RTL8390_LED_SW_P_CTRL(p)));
  391. }
  392. }
  393. return 0;
  394. }
  395. void rtl838x_dbgfs_init(struct rtl838x_switch_priv *priv)
  396. {
  397. struct dentry *rtl838x_dir;
  398. struct dentry *port_dir;
  399. struct dentry *mirror_dir;
  400. struct debugfs_regset32 *port_ctrl_regset;
  401. int ret, i;
  402. char lag_name[10];
  403. char mirror_name[10];
  404. pr_info("%s called\n", __func__);
  405. rtl838x_dir = debugfs_lookup(RTL838X_DRIVER_NAME, NULL);
  406. if (!rtl838x_dir)
  407. rtl838x_dir = debugfs_create_dir(RTL838X_DRIVER_NAME, NULL);
  408. priv->dbgfs_dir = rtl838x_dir;
  409. debugfs_create_u32("soc", 0444, rtl838x_dir,
  410. (u32 *)(RTL838X_SW_BASE + RTL838X_MODEL_NAME_INFO));
  411. /* Create one directory per port */
  412. for (i = 0; i < priv->cpu_port; i++) {
  413. if (priv->ports[i].phy) {
  414. ret = rtl838x_dbgfs_port_init(rtl838x_dir, priv, i);
  415. if (ret)
  416. goto err;
  417. }
  418. }
  419. /* Create directory for CPU-port */
  420. port_dir = debugfs_create_dir("cpu_port", rtl838x_dir);
  421. port_ctrl_regset = devm_kzalloc(priv->dev, sizeof(*port_ctrl_regset), GFP_KERNEL);
  422. if (!port_ctrl_regset) {
  423. ret = -ENOMEM;
  424. goto err;
  425. }
  426. port_ctrl_regset->regs = port_ctrl_regs;
  427. port_ctrl_regset->nregs = ARRAY_SIZE(port_ctrl_regs);
  428. port_ctrl_regset->base = (void *)(RTL838X_SW_BASE + (priv->cpu_port << 2));
  429. debugfs_create_regset32("port_ctrl", 0400, port_dir, port_ctrl_regset);
  430. debugfs_create_u8("id", 0444, port_dir, &priv->cpu_port);
  431. /* Create entries for LAGs */
  432. for (i = 0; i < priv->n_lags; i++) {
  433. snprintf(lag_name, sizeof(lag_name), "lag.%02d", i);
  434. if (priv->family_id == RTL8380_FAMILY_ID)
  435. debugfs_create_x32(lag_name, 0644, rtl838x_dir,
  436. (u32 *)(RTL838X_SW_BASE + priv->r->trk_mbr_ctr(i)));
  437. else
  438. debugfs_create_x64(lag_name, 0644, rtl838x_dir,
  439. (u64 *)(RTL838X_SW_BASE + priv->r->trk_mbr_ctr(i)));
  440. }
  441. /* Create directories for mirror groups */
  442. for (i = 0; i < 4; i++) {
  443. snprintf(mirror_name, sizeof(mirror_name), "mirror.%1d", i);
  444. mirror_dir = debugfs_create_dir(mirror_name, rtl838x_dir);
  445. if (priv->family_id == RTL8380_FAMILY_ID) {
  446. debugfs_create_x32("ctrl", 0644, mirror_dir,
  447. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_CTRL + i * 4));
  448. debugfs_create_x32("ingress_pm", 0644, mirror_dir,
  449. (u32 *)(RTL838X_SW_BASE + priv->r->mir_spm + i * 4));
  450. debugfs_create_x32("egress_pm", 0644, mirror_dir,
  451. (u32 *)(RTL838X_SW_BASE + priv->r->mir_dpm + i * 4));
  452. debugfs_create_x32("qid", 0644, mirror_dir,
  453. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_QID_CTRL(i)));
  454. debugfs_create_x32("rspan_vlan", 0644, mirror_dir,
  455. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_RSPAN_VLAN_CTRL(i)));
  456. debugfs_create_x32("rspan_vlan_mac", 0644, mirror_dir,
  457. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_RSPAN_VLAN_CTRL_MAC(i)));
  458. debugfs_create_x32("rspan_tx", 0644, mirror_dir,
  459. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_RSPAN_TX_CTRL));
  460. debugfs_create_x32("rspan_tx_tag_rm", 0644, mirror_dir,
  461. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_RSPAN_TX_TAG_RM_CTRL));
  462. debugfs_create_x32("rspan_tx_tag_en", 0644, mirror_dir,
  463. (u32 *)(RTL838X_SW_BASE + RTL838X_MIR_RSPAN_TX_TAG_EN_CTRL));
  464. } else {
  465. debugfs_create_x32("ctrl", 0644, mirror_dir,
  466. (u32 *)(RTL838X_SW_BASE + RTL839X_MIR_CTRL + i * 4));
  467. debugfs_create_x64("ingress_pm", 0644, mirror_dir,
  468. (u64 *)(RTL838X_SW_BASE + priv->r->mir_spm + i * 8));
  469. debugfs_create_x64("egress_pm", 0644, mirror_dir,
  470. (u64 *)(RTL838X_SW_BASE + priv->r->mir_dpm + i * 8));
  471. debugfs_create_x32("rspan_vlan", 0644, mirror_dir,
  472. (u32 *)(RTL838X_SW_BASE + RTL839X_MIR_RSPAN_VLAN_CTRL(i)));
  473. debugfs_create_x32("rspan_tx", 0644, mirror_dir,
  474. (u32 *)(RTL838X_SW_BASE + RTL839X_MIR_RSPAN_TX_CTRL));
  475. debugfs_create_x32("rspan_tx_tag_rm", 0644, mirror_dir,
  476. (u32 *)(RTL838X_SW_BASE + RTL839X_MIR_RSPAN_TX_TAG_RM_CTRL));
  477. debugfs_create_x32("rspan_tx_tag_en", 0644, mirror_dir,
  478. (u32 *)(RTL838X_SW_BASE + RTL839X_MIR_RSPAN_TX_TAG_EN_CTRL));
  479. debugfs_create_x64("sample_rate", 0644, mirror_dir,
  480. (u64 *)(RTL838X_SW_BASE + RTL839X_MIR_SAMPLE_RATE_CTRL));
  481. }
  482. }
  483. if (priv->family_id == RTL8380_FAMILY_ID)
  484. debugfs_create_x32("bpdu_flood_mask", 0644, rtl838x_dir,
  485. (u32 *)(RTL838X_SW_BASE + priv->r->rma_bpdu_fld_pmask));
  486. else
  487. debugfs_create_x64("bpdu_flood_mask", 0644, rtl838x_dir,
  488. (u64 *)(RTL838X_SW_BASE + priv->r->rma_bpdu_fld_pmask));
  489. if (priv->family_id == RTL8380_FAMILY_ID)
  490. debugfs_create_x32("vlan_ctrl", 0644, rtl838x_dir,
  491. (u32 *)(RTL838X_SW_BASE + RTL838X_VLAN_CTRL));
  492. else
  493. debugfs_create_x32("vlan_ctrl", 0644, rtl838x_dir,
  494. (u32 *)(RTL838X_SW_BASE + RTL839X_VLAN_CTRL));
  495. ret = rtl838x_dbgfs_leds(rtl838x_dir, priv);
  496. if (ret)
  497. goto err;
  498. debugfs_create_file("drop_counters", 0400, rtl838x_dir, priv, &drop_counter_fops);
  499. return;
  500. err:
  501. rtl838x_dbgfs_cleanup(priv);
  502. }
  503. void rtl930x_dbgfs_init(struct rtl838x_switch_priv *priv)
  504. {
  505. struct dentry *dbg_dir;
  506. pr_info("%s called\n", __func__);
  507. dbg_dir = debugfs_lookup(RTL838X_DRIVER_NAME, NULL);
  508. if (!dbg_dir)
  509. dbg_dir = debugfs_create_dir(RTL838X_DRIVER_NAME, NULL);
  510. priv->dbgfs_dir = dbg_dir;
  511. debugfs_create_file("drop_counters", 0400, dbg_dir, priv, &drop_counter_fops);
  512. }