rtl838x_eth.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. #ifndef _RTL838X_ETH_H
  3. #define _RTL838X_ETH_H
  4. /*
  5. * Register definition
  6. */
  7. #define RTL838X_CPU_PORT 28
  8. #define RTL839X_CPU_PORT 52
  9. #define RTL838X_MAC_PORT_CTRL (0xd560)
  10. #define RTL839X_MAC_PORT_CTRL (0x8004)
  11. #define RTL838X_DMA_IF_INTR_STS (0x9f54)
  12. #define RTL839X_DMA_IF_INTR_STS (0x7868)
  13. #define RTL838X_DMA_IF_INTR_MSK (0x9f50)
  14. #define RTL839X_DMA_IF_INTR_MSK (0x7864)
  15. #define RTL838X_DMA_IF_CTRL (0x9f58)
  16. #define RTL839X_DMA_IF_CTRL (0x786c)
  17. #define RTL838X_RST_GLB_CTRL_0 (0x003c)
  18. #define RTL838X_MAC_FORCE_MODE_CTRL (0xa104)
  19. #define RTL839X_MAC_FORCE_MODE_CTRL (0x02bc)
  20. /* MAC address settings */
  21. #define RTL838X_MAC (0xa9ec)
  22. #define RTL839X_MAC (0x02b4)
  23. #define RTL838X_MAC_ALE (0x6b04)
  24. #define RTL838X_MAC2 (0xa320)
  25. #define RTL838X_DMA_RX_BASE (0x9f00)
  26. #define RTL839X_DMA_RX_BASE (0x780c)
  27. #define RTL838X_DMA_TX_BASE (0x9f40)
  28. #define RTL839X_DMA_TX_BASE (0x784c)
  29. #define RTL838X_DMA_IF_RX_RING_SIZE (0xB7E4)
  30. #define RTL839X_DMA_IF_RX_RING_SIZE (0x6038)
  31. #define RTL838X_DMA_IF_RX_RING_CNTR (0xB7E8)
  32. #define RTL839X_DMA_IF_RX_RING_CNTR (0x603c)
  33. #define RTL838X_DMA_IF_RX_CUR (0x9F20)
  34. #define RTL839X_DMA_IF_RX_CUR (0x782c)
  35. #define RTL838X_DMY_REG31 (0x3b28)
  36. #define RTL838X_SDS_MODE_SEL (0x0028)
  37. #define RTL838X_SDS_CFG_REG (0x0034)
  38. #define RTL838X_INT_MODE_CTRL (0x005c)
  39. #define RTL838X_CHIP_INFO (0x00d8)
  40. #define RTL838X_SDS4_REG28 (0xef80)
  41. #define RTL838X_SDS4_DUMMY0 (0xef8c)
  42. #define RTL838X_SDS5_EXT_REG6 (0xf18c)
  43. #define RTL838X_PORT_ISO_CTRL(port) (0x4100 + ((port) << 2))
  44. #define RTL838X_STAT_PORT_STD_MIB(port) (0x1200 + (((port) << 8)))
  45. #define RTL838X_STAT_RST (0x3100)
  46. #define RTL838X_STAT_CTRL (0x3108)
  47. /* Registers of the internal Serdes of the 8380 */
  48. #define MAPLE_SDS4_REG0r RTL838X_SDS4_REG28
  49. #define MAPLE_SDS5_REG0r (RTL838X_SDS4_REG28 + 0x100)
  50. #define MAPLE_SDS4_REG3r RTL838X_SDS4_DUMMY0
  51. #define MAPLE_SDS5_REG3r (RTL838X_SDS4_REG28 + 0x100)
  52. #define MAPLE_SDS4_FIB_REG0r (RTL838X_SDS4_REG28 + 0x880)
  53. #define MAPLE_SDS5_FIB_REG0r (RTL838X_SDS4_REG28 + 0x980)
  54. /* VLAN registers */
  55. #define RTL838X_VLAN_PROFILE(idx) (0x3A88 + ((idx) << 2))
  56. #define RTL838X_VLAN_PORT_EGR_FLTR (0x3A84)
  57. #define RTL838X_VLAN_PORT_PB_VLAN(port) (0x3C00 + ((port) << 2))
  58. #define RTL838X_VLAN_PORT_IGR_FLTR_0 (0x3A7C)
  59. #define RTL838X_VLAN_PORT_IGR_FLTR_1 (0x3A7C + 4)
  60. #define RTL838X_TBL_ACCESS_CTRL_0 (0x6914)
  61. #define RTL838X_TBL_ACCESS_DATA_0(idx) (0x6918 + ((idx) << 2))
  62. #define RTL838X_TBL_ACCESS_CTRL_1 (0xA4C8)
  63. #define RTL838X_TBL_ACCESS_DATA_1(idx) (0xA4CC + ((idx) << 2))
  64. #define RTL839X_TBL_ACCESS_L2_CTRL (0x1180)
  65. #define RTL839X_TBL_ACCESS_L2_DATA(idx) (0x1184 + ((idx) << 2))
  66. /* MAC handling */
  67. #define RTL838X_MAC_LINK_STS (0xa188)
  68. #define RTL839X_MAC_LINK_STS (0x0390)
  69. #define RTL838X_MAC_LINK_SPD_STS (0xa190)
  70. #define RTL839X_MAC_LINK_SPD_STS (0x03a0)
  71. #define RTL838X_MAC_LINK_DUP_STS (0xa19c)
  72. #define RTL839X_MAC_LINK_DUP_STS (0x03b0)
  73. // TODO: RTL8390_MAC_LINK_MEDIA_STS_ADDR ???
  74. #define RTL838X_MAC_TX_PAUSE_STS (0xa1a0)
  75. #define RTL839X_MAC_TX_PAUSE_STS (0x03b8)
  76. #define RTL838X_MAC_RX_PAUSE_STS (0xa1a4)
  77. #define RTL839X_MAC_RX_PAUSE_STS (0x03c0)
  78. #define RTL838X_EEE_TX_TIMER_GIGA_CTRL (0xaa04)
  79. #define RTL838X_EEE_TX_TIMER_GELITE_CTRL (0xaa08)
  80. #define RTL839X_MAC_GLB_CTRL (0x02a8)
  81. #define RTL839X_SCHED_LB_TICK_TKN_CTRL (0x60f8)
  82. #define RTL838X_L2_TBL_FLUSH_CTRL (0x3370)
  83. #define RTL839X_L2_TBL_FLUSH_CTRL (0x3ba0)
  84. /* MAC link state bits */
  85. #define FORCE_EN (1 << 0)
  86. #define FORCE_LINK_EN (1 << 1)
  87. #define NWAY_EN (1 << 2)
  88. #define DUPLX_MODE (1 << 3)
  89. #define TX_PAUSE_EN (1 << 6)
  90. #define RX_PAUSE_EN (1 << 7)
  91. /* RTL839X L2 Notification DMA interface */
  92. #define RTL839X_DMA_IF_NBUF_BASE_DESC_ADDR_CTRL (0x785C)
  93. #define RTL839X_L2_NOTIFICATION_CTRL (0x7808)
  94. #define RTL838X_L2_CTRL_0 (0x3200)
  95. #define RTL839X_L2_CTRL_0 (0x3800)
  96. /* TRAPPING to CPU-PORT */
  97. #define RTL838X_SPCL_TRAP_IGMP_CTRL (0x6984)
  98. #define RTL839X_SPCL_TRAP_IGMP_CTRL (0x1058)
  99. #define RTL838X_RMA_CTRL_0 (0x4300)
  100. #define RTL838X_RMA_CTRL_1 (0x4304)
  101. #define RTL839X_RMA_CTRL_0 (0x1200)
  102. #define RTL839X_RMA_CTRL_1 (0x1204)
  103. #define RTL839X_RMA_CTRL_2 (0x1208)
  104. #define RTL839X_RMA_CTRL_3 (0x120C)
  105. /* Registers of the internal Serdes of the 8390 */
  106. #define RTL839X_SDS12_13_XSG0 (0xB800)
  107. inline int rtl838x_mac_port_ctrl(int p)
  108. {
  109. return RTL838X_MAC_PORT_CTRL + (p << 7);
  110. }
  111. inline int rtl839x_mac_port_ctrl(int p)
  112. {
  113. return RTL839X_MAC_PORT_CTRL + (p << 7);
  114. }
  115. static inline int rtl838x_mac_force_mode_ctrl(int p)
  116. {
  117. return RTL838X_MAC_FORCE_MODE_CTRL + (p << 2);
  118. }
  119. static inline int rtl839x_mac_force_mode_ctrl(int p)
  120. {
  121. return RTL839X_MAC_FORCE_MODE_CTRL + (p << 2);
  122. }
  123. inline int rtl838x_dma_rx_base(int i)
  124. {
  125. return RTL838X_DMA_RX_BASE + (i << 2);
  126. }
  127. inline int rtl839x_dma_rx_base(int i)
  128. {
  129. return RTL839X_DMA_RX_BASE + (i << 2);
  130. }
  131. inline int rtl838x_dma_tx_base(int i)
  132. {
  133. return RTL838X_DMA_TX_BASE + (i << 2);
  134. }
  135. inline int rtl839x_dma_tx_base(int i)
  136. {
  137. return RTL839X_DMA_TX_BASE + (i << 2);
  138. }
  139. inline int rtl838x_dma_if_rx_ring_size(int i)
  140. {
  141. return RTL838X_DMA_IF_RX_RING_SIZE + ((i >> 3) << 2);
  142. }
  143. inline int rtl839x_dma_if_rx_ring_size(int i)
  144. {
  145. return RTL839X_DMA_IF_RX_RING_SIZE + ((i >> 3) << 2);
  146. }
  147. inline int rtl838x_dma_if_rx_ring_cntr(int i)
  148. {
  149. return RTL838X_DMA_IF_RX_RING_CNTR + ((i >> 3) << 2);
  150. }
  151. inline int rtl839x_dma_if_rx_ring_cntr(int i)
  152. {
  153. return RTL839X_DMA_IF_RX_RING_CNTR + ((i >> 3) << 2);
  154. }
  155. inline int rtl838x_dma_if_rx_cur(int i)
  156. {
  157. return RTL838X_DMA_IF_RX_CUR + (i << 2);
  158. }
  159. inline int rtl839x_dma_if_rx_cur(int i)
  160. {
  161. return RTL839X_DMA_IF_RX_CUR + (i << 2);
  162. }
  163. inline u32 rtl838x_get_mac_link_sts(int port)
  164. {
  165. return (sw_r32(RTL838X_MAC_LINK_STS) & (1 << port));
  166. }
  167. inline u32 rtl839x_get_mac_link_sts(int p)
  168. {
  169. return (sw_r32(RTL839X_MAC_LINK_STS + ((p >> 5) << 2)) & (1 << p));
  170. }
  171. inline u32 rtl838x_get_mac_link_dup_sts(int port)
  172. {
  173. return (sw_r32(RTL838X_MAC_LINK_DUP_STS) & (1 << port));
  174. }
  175. inline u32 rtl839x_get_mac_link_dup_sts(int p)
  176. {
  177. return (sw_r32(RTL839X_MAC_LINK_DUP_STS + ((p >> 5) << 2)) & (1 << p));
  178. }
  179. inline u32 rtl838x_get_mac_link_spd_sts(int port)
  180. {
  181. int r = RTL838X_MAC_LINK_SPD_STS + ((port >> 4) << 2);
  182. u32 speed = sw_r32(r);
  183. speed >>= (port % 16) << 1;
  184. return (speed & 0x3);
  185. }
  186. inline u32 rtl839x_get_mac_link_spd_sts(int port)
  187. {
  188. int r = RTL839X_MAC_LINK_SPD_STS + ((port >> 4) << 2);
  189. u32 speed = sw_r32(r);
  190. speed >>= (port % 16) << 1;
  191. return (speed & 0x3);
  192. }
  193. inline u32 rtl838x_get_mac_rx_pause_sts(int port)
  194. {
  195. return (sw_r32(RTL838X_MAC_RX_PAUSE_STS) & (1 << port));
  196. }
  197. inline u32 rtl839x_get_mac_rx_pause_sts(int p)
  198. {
  199. return (sw_r32(RTL839X_MAC_RX_PAUSE_STS + ((p >> 5) << 2)) & (1 << p));
  200. }
  201. inline u32 rtl838x_get_mac_tx_pause_sts(int port)
  202. {
  203. return (sw_r32(RTL838X_MAC_TX_PAUSE_STS) & (1 << port));
  204. }
  205. inline u32 rtl839x_get_mac_tx_pause_sts(int p)
  206. {
  207. return (sw_r32(RTL839X_MAC_TX_PAUSE_STS + ((p >> 5) << 2)) & (1 << p));
  208. }
  209. struct rtl838x_reg {
  210. int (*mac_port_ctrl)(int port);
  211. int dma_if_intr_sts;
  212. int dma_if_intr_msk;
  213. int dma_if_ctrl;
  214. int (*mac_force_mode_ctrl)(int port);
  215. int (*dma_rx_base)(int ring);
  216. int (*dma_tx_base)(int ring);
  217. int (*dma_if_rx_ring_size)(int ring);
  218. int (*dma_if_rx_ring_cntr)(int ring);
  219. int (*dma_if_rx_cur)(int ring);
  220. int rst_glb_ctrl;
  221. u32 (*get_mac_link_sts)(int port);
  222. u32 (*get_mac_link_dup_sts)(int port);
  223. u32 (*get_mac_link_spd_sts)(int port);
  224. u32 (*get_mac_rx_pause_sts)(int port);
  225. u32 (*get_mac_tx_pause_sts)(int port);
  226. int mac;
  227. int l2_tbl_flush_ctrl;
  228. };
  229. int rtl838x_write_phy(u32 port, u32 page, u32 reg, u32 val);
  230. int rtl838x_read_phy(u32 port, u32 page, u32 reg, u32 *val);
  231. int rtl839x_write_phy(u32 port, u32 page, u32 reg, u32 val);
  232. int rtl839x_read_phy(u32 port, u32 page, u32 reg, u32 *val);
  233. #endif /* _RTL838X_ETH_H */