321-ath9k-ar9271_hw_pa_cal-use-proper-makroses.patch 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879
  1. From: Oleksij Rempel <[email protected]>
  2. Date: Sun, 22 Mar 2015 19:29:48 +0100
  3. Subject: [PATCH] ath9k: ar9271_hw_pa_cal: use proper makroses.
  4. Signed-off-by: Oleksij Rempel <[email protected]>
  5. Signed-off-by: Kalle Valo <[email protected]>
  6. ---
  7. --- a/drivers/net/wireless/ath/ath9k/ar9002_calib.c
  8. +++ b/drivers/net/wireless/ath/ath9k/ar9002_calib.c
  9. @@ -443,33 +443,30 @@ static void ar9271_hw_pa_cal(struct ath_
  10. for (i = 0; i < ARRAY_SIZE(regList); i++)
  11. regList[i][1] = REG_READ(ah, regList[i][0]);
  12. - regVal = REG_READ(ah, AR9285_AN_RF2G6);
  13. - regVal &= (~(0x1));
  14. - REG_WRITE(ah, AR9285_AN_RF2G6, regVal);
  15. - regVal = REG_READ(ah, 0x9808);
  16. - regVal |= (0x1 << 27);
  17. - REG_WRITE(ah, 0x9808, regVal);
  18. -
  19. + /* 7834, b1=0 */
  20. + REG_CLR_BIT(ah, AR9285_AN_RF2G6, 1 << 0);
  21. + /* 9808, b27=1 */
  22. + REG_SET_BIT(ah, 0x9808, 1 << 27);
  23. /* 786c,b23,1, pwddac=1 */
  24. - REG_RMW_FIELD(ah, AR9285_AN_TOP3, AR9285_AN_TOP3_PWDDAC, 1);
  25. + REG_SET_BIT(ah, AR9285_AN_TOP3, AR9285_AN_TOP3_PWDDAC);
  26. /* 7854, b5,1, pdrxtxbb=1 */
  27. - REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDRXTXBB1, 1);
  28. + REG_SET_BIT(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDRXTXBB1);
  29. /* 7854, b7,1, pdv2i=1 */
  30. - REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDV2I, 1);
  31. + REG_SET_BIT(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDV2I);
  32. /* 7854, b8,1, pddacinterface=1 */
  33. - REG_RMW_FIELD(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDDACIF, 1);
  34. + REG_SET_BIT(ah, AR9285_AN_RXTXBB1, AR9285_AN_RXTXBB1_PDDACIF);
  35. /* 7824,b12,0, offcal=0 */
  36. - REG_RMW_FIELD(ah, AR9285_AN_RF2G2, AR9285_AN_RF2G2_OFFCAL, 0);
  37. + REG_CLR_BIT(ah, AR9285_AN_RF2G2, AR9285_AN_RF2G2_OFFCAL);
  38. /* 7838, b1,0, pwddb=0 */
  39. - REG_RMW_FIELD(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PWDDB, 0);
  40. + REG_CLR_BIT(ah, AR9285_AN_RF2G7, AR9285_AN_RF2G7_PWDDB);
  41. /* 7820,b11,0, enpacal=0 */
  42. - REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_ENPACAL, 0);
  43. + REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_ENPACAL);
  44. /* 7820,b25,1, pdpadrv1=0 */
  45. - REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV1, 0);
  46. + REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV1);
  47. /* 7820,b24,0, pdpadrv2=0 */
  48. - REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV2, 0);
  49. + REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPADRV2);
  50. /* 7820,b23,0, pdpaout=0 */
  51. - REG_RMW_FIELD(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPAOUT, 0);
  52. + REG_CLR_BIT(ah, AR9285_AN_RF2G1, AR9285_AN_RF2G1_PDPAOUT);
  53. /* 783c,b14-16,7, padrvgn2tab_0=7 */
  54. REG_RMW_FIELD(ah, AR9285_AN_RF2G8, AR9285_AN_RF2G8_PADRVGN2TAB0, 7);
  55. /*
  56. @@ -516,15 +513,13 @@ static void ar9271_hw_pa_cal(struct ath_
  57. ah->pacal_info.prev_offset = regVal;
  58. }
  59. - ENABLE_REGWRITE_BUFFER(ah);
  60. - regVal = REG_READ(ah, AR_AN_RF2G1_CH1);
  61. - regVal |= 0x1;
  62. - REG_WRITE(ah, AR_AN_RF2G1_CH1, regVal);
  63. - regVal = REG_READ(ah, 0x9808);
  64. - regVal &= (~(0x1 << 27));
  65. - REG_WRITE(ah, 0x9808, regVal);
  66. + /* 7834, b1=1 */
  67. + REG_SET_BIT(ah, AR9285_AN_RF2G6, 1 << 0);
  68. + /* 9808, b27=0 */
  69. + REG_CLR_BIT(ah, 0x9808, 1 << 27);
  70. + ENABLE_REGWRITE_BUFFER(ah);
  71. for (i = 0; i < ARRAY_SIZE(regList); i++)
  72. REG_WRITE(ah, regList[i][0], regList[i][1]);