0051-spi-add-driver-for-ar934x-spi-controller.patch 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. From 7e161c423a232ef7ddf6c11b09ebe471dd5a23cf Mon Sep 17 00:00:00 2001
  2. From: Chuanhong Guo <[email protected]>
  3. Date: Wed, 5 Feb 2020 18:25:37 +0800
  4. Subject: [PATCH v4 1/2] spi: add driver for ar934x spi controller
  5. This patch adds driver for SPI controller found in Qualcomm Atheros
  6. AR934x/QCA95xx SoCs.
  7. This controller is a superset of the already supported qca,ar7100-spi.
  8. Besides the bit-bang mode in spi-ath79.c, this new controller added
  9. a new "shift register" mode, allowing faster spi operations.
  10. Signed-off-by: Chuanhong Guo <[email protected]>
  11. ---
  12. drivers/spi/Kconfig | 7 ++
  13. drivers/spi/Makefile | 1 +
  14. drivers/spi/spi-ar934x.c | 235 +++++++++++++++++++++++++++++++++++++++
  15. 3 files changed, 243 insertions(+)
  16. create mode 100644 drivers/spi/spi-ar934x.c
  17. --- a/drivers/spi/Kconfig
  18. +++ b/drivers/spi/Kconfig
  19. @@ -61,6 +61,13 @@ config SPI_ALTERA
  20. help
  21. This is the driver for the Altera SPI Controller.
  22. +config SPI_AR934X
  23. + tristate "Qualcomm Atheros AR934X/QCA95XX SPI controller driver"
  24. + depends on ATH79 || COMPILE_TEST
  25. + help
  26. + This enables support for the SPI controller present on the
  27. + Qualcomm Atheros AR934X/QCA95XX SoCs.
  28. +
  29. config SPI_ATH79
  30. tristate "Atheros AR71XX/AR724X/AR913X SPI controller driver"
  31. depends on ATH79 && GPIOLIB
  32. --- a/drivers/spi/Makefile
  33. +++ b/drivers/spi/Makefile
  34. @@ -14,6 +14,7 @@ obj-$(CONFIG_SPI_LOOPBACK_TEST) += spi-
  35. # SPI master controller drivers (bus)
  36. obj-$(CONFIG_SPI_ALTERA) += spi-altera.o
  37. +obj-$(CONFIG_SPI_AR934X) += spi-ar934x.o
  38. obj-$(CONFIG_SPI_ARMADA_3700) += spi-armada-3700.o
  39. obj-$(CONFIG_SPI_ATMEL) += spi-atmel.o
  40. obj-$(CONFIG_SPI_ATH79) += spi-ath79.o
  41. --- /dev/null
  42. +++ b/drivers/spi/spi-ar934x.c
  43. @@ -0,0 +1,235 @@
  44. +// SPDX-License-Identifier: GPL-2.0
  45. +//
  46. +// SPI controller driver for Qualcomm Atheros AR934x/QCA95xx SoCs
  47. +//
  48. +// Copyright (C) 2020 Chuanhong Guo <[email protected]>
  49. +//
  50. +// Based on spi-mt7621.c:
  51. +// Copyright (C) 2011 Sergiy <[email protected]>
  52. +// Copyright (C) 2011-2013 Gabor Juhos <[email protected]>
  53. +// Copyright (C) 2014-2015 Felix Fietkau <[email protected]>
  54. +
  55. +#include <linux/clk.h>
  56. +#include <linux/io.h>
  57. +#include <linux/iopoll.h>
  58. +#include <linux/kernel.h>
  59. +#include <linux/module.h>
  60. +#include <linux/of_device.h>
  61. +#include <linux/spi/spi.h>
  62. +
  63. +#define DRIVER_NAME "spi-ar934x"
  64. +
  65. +#define AR934X_SPI_REG_FS 0x00
  66. +#define AR934X_SPI_ENABLE BIT(0)
  67. +
  68. +#define AR934X_SPI_REG_IOC 0x08
  69. +#define AR934X_SPI_IOC_INITVAL 0x70000
  70. +
  71. +#define AR934X_SPI_REG_CTRL 0x04
  72. +#define AR934X_SPI_CLK_MASK GENMASK(5, 0)
  73. +
  74. +#define AR934X_SPI_DATAOUT 0x10
  75. +
  76. +#define AR934X_SPI_REG_SHIFT_CTRL 0x14
  77. +#define AR934X_SPI_SHIFT_EN BIT(31)
  78. +#define AR934X_SPI_SHIFT_CS(n) BIT(28 + (n))
  79. +#define AR934X_SPI_SHIFT_TERM 26
  80. +#define AR934X_SPI_SHIFT_VAL(cs, term, count) \
  81. + (AR934X_SPI_SHIFT_EN | AR934X_SPI_SHIFT_CS(cs) | \
  82. + (term) << AR934X_SPI_SHIFT_TERM | (count))
  83. +
  84. +#define AR934X_SPI_DATAIN 0x18
  85. +
  86. +struct ar934x_spi {
  87. + struct spi_controller *ctlr;
  88. + void __iomem *base;
  89. + struct clk *clk;
  90. + unsigned int clk_freq;
  91. +};
  92. +
  93. +static inline int ar934x_spi_clk_div(struct ar934x_spi *sp, unsigned int freq)
  94. +{
  95. + int div = DIV_ROUND_UP(sp->clk_freq, freq * 2) - 1;
  96. +
  97. + if (div < 0)
  98. + return 0;
  99. + else if (div > AR934X_SPI_CLK_MASK)
  100. + return -EINVAL;
  101. + else
  102. + return div;
  103. +}
  104. +
  105. +static int ar934x_spi_setup(struct spi_device *spi)
  106. +{
  107. + struct ar934x_spi *sp = spi_controller_get_devdata(spi->master);
  108. +
  109. + if ((spi->max_speed_hz == 0) ||
  110. + (spi->max_speed_hz > (sp->clk_freq / 2))) {
  111. + spi->max_speed_hz = sp->clk_freq / 2;
  112. + } else if (spi->max_speed_hz < (sp->clk_freq / 128)) {
  113. + dev_err(&spi->dev, "spi clock is too low\n");
  114. + return -EINVAL;
  115. + }
  116. +
  117. + return 0;
  118. +}
  119. +
  120. +static int ar934x_spi_transfer_one_message(struct spi_controller *master,
  121. + struct spi_message *m)
  122. +{
  123. + struct ar934x_spi *sp = spi_controller_get_devdata(master);
  124. + struct spi_transfer *t = NULL;
  125. + struct spi_device *spi = m->spi;
  126. + unsigned long trx_done, trx_cur;
  127. + int stat = 0;
  128. + u8 term = 0;
  129. + int div, i;
  130. + u32 reg;
  131. + const u8 *tx_buf;
  132. + u8 *buf;
  133. +
  134. + m->actual_length = 0;
  135. + list_for_each_entry(t, &m->transfers, transfer_list) {
  136. + if (t->speed_hz)
  137. + div = ar934x_spi_clk_div(sp, t->speed_hz);
  138. + else
  139. + div = ar934x_spi_clk_div(sp, spi->max_speed_hz);
  140. + if (div < 0) {
  141. + stat = -EIO;
  142. + goto msg_done;
  143. + }
  144. +
  145. + reg = ioread32(sp->base + AR934X_SPI_REG_CTRL);
  146. + reg &= ~AR934X_SPI_CLK_MASK;
  147. + reg |= div;
  148. + iowrite32(reg, sp->base + AR934X_SPI_REG_CTRL);
  149. + iowrite32(0, sp->base + AR934X_SPI_DATAOUT);
  150. +
  151. + for (trx_done = 0; trx_done < t->len; trx_done += 4) {
  152. + trx_cur = t->len - trx_done;
  153. + if (trx_cur > 4)
  154. + trx_cur = 4;
  155. + else if (list_is_last(&t->transfer_list, &m->transfers))
  156. + term = 1;
  157. +
  158. + if (t->tx_buf) {
  159. + tx_buf = t->tx_buf + trx_done;
  160. + reg = tx_buf[0];
  161. + for (i = 1; i < trx_cur; i++)
  162. + reg = reg << 8 | tx_buf[i];
  163. + iowrite32(reg, sp->base + AR934X_SPI_DATAOUT);
  164. + }
  165. +
  166. + reg = AR934X_SPI_SHIFT_VAL(spi->chip_select, term,
  167. + trx_cur * 8);
  168. + iowrite32(reg, sp->base + AR934X_SPI_REG_SHIFT_CTRL);
  169. + stat = readl_poll_timeout(
  170. + sp->base + AR934X_SPI_REG_SHIFT_CTRL, reg,
  171. + !(reg & AR934X_SPI_SHIFT_EN), 0, 5);
  172. + if (stat < 0)
  173. + goto msg_done;
  174. +
  175. + if (t->rx_buf) {
  176. + reg = ioread32(sp->base + AR934X_SPI_DATAIN);
  177. + buf = t->rx_buf + trx_done;
  178. + for (i = 0; i < trx_cur; i++) {
  179. + buf[trx_cur - i - 1] = reg & 0xff;
  180. + reg >>= 8;
  181. + }
  182. + }
  183. + }
  184. + m->actual_length += t->len;
  185. + }
  186. +
  187. +msg_done:
  188. + m->status = stat;
  189. + spi_finalize_current_message(master);
  190. +
  191. + return 0;
  192. +}
  193. +
  194. +static const struct of_device_id ar934x_spi_match[] = {
  195. + { .compatible = "qca,ar934x-spi" },
  196. + {},
  197. +};
  198. +MODULE_DEVICE_TABLE(of, ar934x_spi_match);
  199. +
  200. +static int ar934x_spi_probe(struct platform_device *pdev)
  201. +{
  202. + struct spi_controller *ctlr;
  203. + struct ar934x_spi *sp;
  204. + void __iomem *base;
  205. + struct clk *clk;
  206. + int ret;
  207. +
  208. + base = devm_platform_ioremap_resource(pdev, 0);
  209. + if (IS_ERR(base))
  210. + return PTR_ERR(base);
  211. +
  212. + clk = devm_clk_get(&pdev->dev, NULL);
  213. + if (IS_ERR(clk)) {
  214. + dev_err(&pdev->dev, "failed to get clock\n");
  215. + return PTR_ERR(clk);
  216. + }
  217. +
  218. + ret = clk_prepare_enable(clk);
  219. + if (ret)
  220. + return ret;
  221. +
  222. + ctlr = spi_alloc_master(&pdev->dev, sizeof(*sp));
  223. + if (!ctlr) {
  224. + dev_info(&pdev->dev, "failed to allocate spi controller\n");
  225. + return -ENOMEM;
  226. + }
  227. +
  228. + /* disable flash mapping and expose spi controller registers */
  229. + iowrite32(AR934X_SPI_ENABLE, base + AR934X_SPI_REG_FS);
  230. + /* restore pins to default state: CSn=1 DO=CLK=0 */
  231. + iowrite32(AR934X_SPI_IOC_INITVAL, base + AR934X_SPI_REG_IOC);
  232. +
  233. + ctlr->mode_bits = SPI_LSB_FIRST;
  234. + ctlr->setup = ar934x_spi_setup;
  235. + ctlr->transfer_one_message = ar934x_spi_transfer_one_message;
  236. + ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
  237. + ctlr->dev.of_node = pdev->dev.of_node;
  238. + ctlr->num_chipselect = 3;
  239. +
  240. + dev_set_drvdata(&pdev->dev, ctlr);
  241. +
  242. + sp = spi_controller_get_devdata(ctlr);
  243. + sp->base = base;
  244. + sp->clk = clk;
  245. + sp->clk_freq = clk_get_rate(clk);
  246. + sp->ctlr = ctlr;
  247. +
  248. + return devm_spi_register_controller(&pdev->dev, ctlr);
  249. +}
  250. +
  251. +static int ar934x_spi_remove(struct platform_device *pdev)
  252. +{
  253. + struct spi_controller *ctlr;
  254. + struct ar934x_spi *sp;
  255. +
  256. + ctlr = dev_get_drvdata(&pdev->dev);
  257. + sp = spi_controller_get_devdata(ctlr);
  258. +
  259. + clk_disable_unprepare(sp->clk);
  260. +
  261. + return 0;
  262. +}
  263. +
  264. +static struct platform_driver ar934x_spi_driver = {
  265. + .driver = {
  266. + .name = DRIVER_NAME,
  267. + .of_match_table = ar934x_spi_match,
  268. + },
  269. + .probe = ar934x_spi_probe,
  270. + .remove = ar934x_spi_remove,
  271. +};
  272. +
  273. +module_platform_driver(ar934x_spi_driver);
  274. +
  275. +MODULE_DESCRIPTION("SPI controller driver for Qualcomm Atheros AR934x/QCA95xx");
  276. +MODULE_AUTHOR("Chuanhong Guo <[email protected]>");
  277. +MODULE_LICENSE("GPL v2");
  278. +MODULE_ALIAS("platform:" DRIVER_NAME);