jz_lcd.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * JzRISC lcd controller
  3. *
  4. * xiangfu liu <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. /*
  22. * Fallowing macro may be used:
  23. * CONFIG_LCD : LCD support
  24. * LCD_BPP : Bits per pixel, 0 = 1, 1 = 2, 2 = 4, 3 = 8
  25. * CONFIG_LCD_LOGO : show logo
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <lcd.h>
  30. #include <asm/io.h> /* virt_to_phys() */
  31. #if defined(CONFIG_LCD) && !defined(CONFIG_SLCD)
  32. #if defined(CONFIG_JZ4740)
  33. #include <asm/jz4740.h>
  34. #endif
  35. #include "jz_lcd.h"
  36. struct jzfb_info {
  37. unsigned int cfg; /* panel mode and pin usage etc. */
  38. unsigned int w;
  39. unsigned int h;
  40. unsigned int bpp; /* bit per pixel */
  41. unsigned int fclk; /* frame clk */
  42. unsigned int hsw; /* hsync width, in pclk */
  43. unsigned int vsw; /* vsync width, in line count */
  44. unsigned int elw; /* end of line, in pclk */
  45. unsigned int blw; /* begin of line, in pclk */
  46. unsigned int efw; /* end of frame, in line count */
  47. unsigned int bfw; /* begin of frame, in line count */
  48. };
  49. static struct jzfb_info jzfb = {
  50. #if defined(CONFIG_NANONOTE)
  51. MODE_8BIT_SERIAL_TFT | PCLK_N | HSYNC_N | VSYNC_N,
  52. 320, 240, 32, 70, 1, 1, 273, 140, 1, 20
  53. #endif
  54. };
  55. /************************************************************************/
  56. vidinfo_t panel_info = {
  57. #if defined(CONFIG_JZLCD_FOXCONN_PT035TN01)
  58. 320, 240, LCD_BPP,
  59. #endif
  60. };
  61. /*----------------------------------------------------------------------*/
  62. int lcd_line_length;
  63. int lcd_color_fg;
  64. int lcd_color_bg;
  65. /*
  66. * Frame buffer memory information
  67. */
  68. void *lcd_base; /* Start of framebuffer memory */
  69. void *lcd_console_address; /* Start of console buffer */
  70. short console_col;
  71. short console_row;
  72. /*----------------------------------------------------------------------*/
  73. void lcd_ctrl_init (void *lcdbase);
  74. void lcd_enable (void);
  75. void lcd_disable (void);
  76. /*----------------------------------------------------------------------*/
  77. static int jz_lcd_init_mem(void *lcdbase, vidinfo_t *vid);
  78. static void jz_lcd_desc_init(vidinfo_t *vid);
  79. static int jz_lcd_hw_init( vidinfo_t *vid );
  80. extern int flush_cache_all(void);
  81. #if LCD_BPP == LCD_COLOR8
  82. void lcd_setcolreg (ushort regno, ushort red, ushort green, ushort blue);
  83. #endif
  84. #if LCD_BPP == LCD_MONOCHROME
  85. void lcd_initcolregs (void);
  86. #endif
  87. /*-----------------------------------------------------------------------*/
  88. void lcd_ctrl_init (void *lcdbase)
  89. {
  90. __lcd_display_pin_init();
  91. jz_lcd_init_mem(lcdbase, &panel_info);
  92. jz_lcd_desc_init(&panel_info);
  93. jz_lcd_hw_init(&panel_info);
  94. __lcd_display_on() ;
  95. }
  96. /*----------------------------------------------------------------------*/
  97. #if LCD_BPP == LCD_COLOR8
  98. void
  99. lcd_setcolreg (ushort regno, ushort red, ushort green, ushort blue)
  100. {
  101. }
  102. #endif
  103. /*----------------------------------------------------------------------*/
  104. #if LCD_BPP == LCD_MONOCHROME
  105. static
  106. void lcd_initcolregs (void)
  107. {
  108. }
  109. #endif
  110. /*
  111. * Before enabled lcd controller, lcd registers should be configured correctly.
  112. */
  113. void lcd_enable (void)
  114. {
  115. REG_LCD_CTRL &= ~(1<<4); /* LCDCTRL.DIS */
  116. REG_LCD_CTRL |= 1<<3; /* LCDCTRL.ENA*/
  117. }
  118. void lcd_disable (void)
  119. {
  120. REG_LCD_CTRL |= (1<<4); /* LCDCTRL.DIS, regular disable */
  121. /* REG_LCD_CTRL |= (1<<3); */ /* LCDCTRL.DIS, quikly disable */
  122. }
  123. static int jz_lcd_init_mem(void *lcdbase, vidinfo_t *vid)
  124. {
  125. u_long palette_mem_size;
  126. struct jz_fb_info *fbi = &vid->jz_fb;
  127. int fb_size = vid->vl_row * (vid->vl_col * NBITS (vid->vl_bpix)) / 8;
  128. fbi->screen = (u_long)lcdbase;
  129. fbi->palette_size = 256;
  130. palette_mem_size = fbi->palette_size * sizeof(u16);
  131. debug("jz_lcd.c palette_mem_size = 0x%08lx\n", (u_long) palette_mem_size);
  132. /* locate palette and descs at end of page following fb */
  133. fbi->palette = (u_long)lcdbase + fb_size + PAGE_SIZE - palette_mem_size;
  134. return 0;
  135. }
  136. static void jz_lcd_desc_init(vidinfo_t *vid)
  137. {
  138. struct jz_fb_info * fbi;
  139. fbi = &vid->jz_fb;
  140. fbi->dmadesc_fblow = (struct jz_fb_dma_descriptor *)((unsigned int)fbi->palette - 3*16);
  141. fbi->dmadesc_fbhigh = (struct jz_fb_dma_descriptor *)((unsigned int)fbi->palette - 2*16);
  142. fbi->dmadesc_palette = (struct jz_fb_dma_descriptor *)((unsigned int)fbi->palette - 1*16);
  143. #define BYTES_PER_PANEL (vid->vl_col * vid->vl_row * NBITS(vid->vl_bpix) / 8)
  144. /* populate descriptors */
  145. fbi->dmadesc_fblow->fdadr = virt_to_phys(fbi->dmadesc_fblow);
  146. fbi->dmadesc_fblow->fsadr = virt_to_phys((void *)(fbi->screen + BYTES_PER_PANEL));
  147. fbi->dmadesc_fblow->fidr = 0;
  148. fbi->dmadesc_fblow->ldcmd = BYTES_PER_PANEL / 4 ;
  149. fbi->fdadr1 = virt_to_phys(fbi->dmadesc_fblow); /* only used in dual-panel mode */
  150. fbi->dmadesc_fbhigh->fsadr = virt_to_phys((void *)fbi->screen);
  151. fbi->dmadesc_fbhigh->fidr = 0;
  152. fbi->dmadesc_fbhigh->ldcmd = BYTES_PER_PANEL / 4; /* length in word */
  153. fbi->dmadesc_palette->fsadr = virt_to_phys((void *)fbi->palette);
  154. fbi->dmadesc_palette->fidr = 0;
  155. fbi->dmadesc_palette->ldcmd = (fbi->palette_size * 2)/4 | (1<<28);
  156. if( NBITS(vid->vl_bpix) < 12)
  157. {
  158. /* assume any mode with <12 bpp is palette driven */
  159. fbi->dmadesc_palette->fdadr = virt_to_phys(fbi->dmadesc_fbhigh);
  160. fbi->dmadesc_fbhigh->fdadr = virt_to_phys(fbi->dmadesc_palette);
  161. /* flips back and forth between pal and fbhigh */
  162. fbi->fdadr0 = virt_to_phys(fbi->dmadesc_palette);
  163. } else {
  164. /* palette shouldn't be loaded in true-color mode */
  165. fbi->dmadesc_fbhigh->fdadr = virt_to_phys((void *)fbi->dmadesc_fbhigh);
  166. fbi->fdadr0 = virt_to_phys(fbi->dmadesc_fbhigh); /* no pal just fbhigh */
  167. }
  168. flush_cache_all();
  169. }
  170. static int jz_lcd_hw_init(vidinfo_t *vid)
  171. {
  172. struct jz_fb_info *fbi = &vid->jz_fb;
  173. unsigned int val = 0;
  174. unsigned int pclk;
  175. unsigned int stnH;
  176. #if defined(CONFIG_MIPS_JZ4740)
  177. int pll_div;
  178. #endif
  179. /* Setting Control register */
  180. switch (jzfb.bpp) {
  181. case 1:
  182. val |= LCD_CTRL_BPP_1;
  183. break;
  184. case 2:
  185. val |= LCD_CTRL_BPP_2;
  186. break;
  187. case 4:
  188. val |= LCD_CTRL_BPP_4;
  189. break;
  190. case 8:
  191. val |= LCD_CTRL_BPP_8;
  192. break;
  193. case 15:
  194. val |= LCD_CTRL_RGB555;
  195. case 16:
  196. val |= LCD_CTRL_BPP_16;
  197. break;
  198. #if defined(CONFIG_MIPS_JZ4740)
  199. case 17 ... 32:
  200. val |= LCD_CTRL_BPP_18_24; /* target is 4bytes/pixel */
  201. break;
  202. #endif
  203. default:
  204. printf("jz_lcd.c The BPP %d is not supported\n", jzfb.bpp);
  205. val |= LCD_CTRL_BPP_16;
  206. break;
  207. }
  208. switch (jzfb.cfg & MODE_MASK) {
  209. case MODE_STN_MONO_DUAL:
  210. case MODE_STN_COLOR_DUAL:
  211. case MODE_STN_MONO_SINGLE:
  212. case MODE_STN_COLOR_SINGLE:
  213. switch (jzfb.bpp) {
  214. case 1:
  215. /* val |= LCD_CTRL_PEDN; */
  216. case 2:
  217. val |= LCD_CTRL_FRC_2;
  218. break;
  219. case 4:
  220. val |= LCD_CTRL_FRC_4;
  221. break;
  222. case 8:
  223. default:
  224. val |= LCD_CTRL_FRC_16;
  225. break;
  226. }
  227. break;
  228. }
  229. val |= LCD_CTRL_BST_16; /* Burst Length is 16WORD=64Byte */
  230. val |= LCD_CTRL_OFUP; /* OutFIFO underrun protect */
  231. switch (jzfb.cfg & MODE_MASK) {
  232. case MODE_STN_MONO_DUAL:
  233. case MODE_STN_COLOR_DUAL:
  234. case MODE_STN_MONO_SINGLE:
  235. case MODE_STN_COLOR_SINGLE:
  236. switch (jzfb.cfg & STN_DAT_PINMASK) {
  237. #define align2(n) (n)=((((n)+1)>>1)<<1)
  238. #define align4(n) (n)=((((n)+3)>>2)<<2)
  239. #define align8(n) (n)=((((n)+7)>>3)<<3)
  240. case STN_DAT_PIN1:
  241. /* Do not adjust the hori-param value. */
  242. break;
  243. case STN_DAT_PIN2:
  244. align2(jzfb.hsw);
  245. align2(jzfb.elw);
  246. align2(jzfb.blw);
  247. break;
  248. case STN_DAT_PIN4:
  249. align4(jzfb.hsw);
  250. align4(jzfb.elw);
  251. align4(jzfb.blw);
  252. break;
  253. case STN_DAT_PIN8:
  254. align8(jzfb.hsw);
  255. align8(jzfb.elw);
  256. align8(jzfb.blw);
  257. break;
  258. }
  259. break;
  260. }
  261. REG_LCD_CTRL = val;
  262. switch (jzfb.cfg & MODE_MASK) {
  263. case MODE_STN_MONO_DUAL:
  264. case MODE_STN_COLOR_DUAL:
  265. case MODE_STN_MONO_SINGLE:
  266. case MODE_STN_COLOR_SINGLE:
  267. if (((jzfb.cfg & MODE_MASK) == MODE_STN_MONO_DUAL) ||
  268. ((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_DUAL))
  269. stnH = jzfb.h >> 1;
  270. else
  271. stnH = jzfb.h;
  272. REG_LCD_VSYNC = (0 << 16) | jzfb.vsw;
  273. REG_LCD_HSYNC = ((jzfb.blw+jzfb.w) << 16) | (jzfb.blw+jzfb.w+jzfb.hsw);
  274. /* Screen setting */
  275. REG_LCD_VAT = ((jzfb.blw + jzfb.w + jzfb.hsw + jzfb.elw) << 16) | (stnH + jzfb.vsw + jzfb.bfw + jzfb.efw);
  276. REG_LCD_DAH = (jzfb.blw << 16) | (jzfb.blw + jzfb.w);
  277. REG_LCD_DAV = (0 << 16) | (stnH);
  278. /* AC BIAs signal */
  279. REG_LCD_PS = (0 << 16) | (stnH+jzfb.vsw+jzfb.efw+jzfb.bfw);
  280. break;
  281. case MODE_TFT_GEN:
  282. case MODE_TFT_SHARP:
  283. case MODE_TFT_CASIO:
  284. case MODE_TFT_SAMSUNG:
  285. case MODE_8BIT_SERIAL_TFT:
  286. case MODE_TFT_18BIT:
  287. REG_LCD_VSYNC = (0 << 16) | jzfb.vsw;
  288. REG_LCD_HSYNC = (0 << 16) | jzfb.hsw;
  289. #if defined(CONFIG_JZLCD_INNOLUX_AT080TN42)
  290. REG_LCD_DAV = (0 << 16) | ( jzfb.h );
  291. #else
  292. REG_LCD_DAV =((jzfb.vsw+jzfb.bfw) << 16) | (jzfb.vsw +jzfb.bfw+jzfb.h);
  293. #endif /*#if defined(CONFIG_JZLCD_INNOLUX_AT080TN42)*/
  294. REG_LCD_DAH = ((jzfb.hsw + jzfb.blw) << 16) | (jzfb.hsw + jzfb.blw + jzfb.w );
  295. REG_LCD_VAT = (((jzfb.blw + jzfb.w + jzfb.elw + jzfb.hsw)) << 16) \
  296. | (jzfb.vsw + jzfb.bfw + jzfb.h + jzfb.efw);
  297. break;
  298. }
  299. switch (jzfb.cfg & MODE_MASK) {
  300. case MODE_TFT_SAMSUNG:
  301. {
  302. unsigned int total, tp_s, tp_e, ckv_s, ckv_e;
  303. unsigned int rev_s, rev_e, inv_s, inv_e;
  304. pclk = val * (jzfb.w + jzfb.hsw + jzfb.elw + jzfb.blw) *
  305. (jzfb.h + jzfb.vsw + jzfb.efw + jzfb.bfw); /* Pixclk */
  306. total = jzfb.blw + jzfb.w + jzfb.elw + jzfb.hsw;
  307. tp_s = jzfb.blw + jzfb.w + 1;
  308. tp_e = tp_s + 1;
  309. /* ckv_s = tp_s - jz_clocks.pixclk/(1000000000/4100); */
  310. ckv_s = tp_s - pclk/(1000000000/4100);
  311. ckv_e = tp_s + total;
  312. rev_s = tp_s - 11; /* -11.5 clk */
  313. rev_e = rev_s + total;
  314. inv_s = tp_s;
  315. inv_e = inv_s + total;
  316. REG_LCD_CLS = (tp_s << 16) | tp_e;
  317. REG_LCD_PS = (ckv_s << 16) | ckv_e;
  318. REG_LCD_SPL = (rev_s << 16) | rev_e;
  319. REG_LCD_REV = (inv_s << 16) | inv_e;
  320. jzfb.cfg |= STFT_REVHI | STFT_SPLHI;
  321. break;
  322. }
  323. case MODE_TFT_SHARP:
  324. {
  325. unsigned int total, cls_s, cls_e, ps_s, ps_e;
  326. unsigned int spl_s, spl_e, rev_s, rev_e;
  327. total = jzfb.blw + jzfb.w + jzfb.elw + jzfb.hsw;
  328. #if !defined(CONFIG_JZLCD_INNOLUX_AT080TN42)
  329. spl_s = 1;
  330. spl_e = spl_s + 1;
  331. cls_s = 0;
  332. cls_e = total - 60; /* > 4us (pclk = 80ns) */
  333. ps_s = cls_s;
  334. ps_e = cls_e;
  335. rev_s = total - 40; /* > 3us (pclk = 80ns) */
  336. rev_e = rev_s + total;
  337. jzfb.cfg |= STFT_PSHI;
  338. #else /*#if defined(CONFIG_JZLCD_INNOLUX_AT080TN42)*/
  339. spl_s = total - 5; /* LD */
  340. spl_e = total -3;
  341. cls_s = 32; /* CKV */
  342. cls_e = 145;
  343. ps_s = 0; /* OEV */
  344. ps_e = 45;
  345. rev_s = 0; /* POL */
  346. rev_e = 0;
  347. #endif /*#if defined(CONFIG_JZLCD_INNOLUX_AT080TN42)*/
  348. REG_LCD_SPL = (spl_s << 16) | spl_e;
  349. REG_LCD_CLS = (cls_s << 16) | cls_e;
  350. REG_LCD_PS = (ps_s << 16) | ps_e;
  351. REG_LCD_REV = (rev_s << 16) | rev_e;
  352. break;
  353. }
  354. case MODE_TFT_CASIO:
  355. break;
  356. }
  357. /* Configure the LCD panel */
  358. REG_LCD_CFG = jzfb.cfg;
  359. /* Timing setting */
  360. __cpm_stop_lcd();
  361. val = jzfb.fclk; /* frame clk */
  362. if ( (jzfb.cfg & MODE_MASK) != MODE_8BIT_SERIAL_TFT) {
  363. pclk = val * (jzfb.w + jzfb.hsw + jzfb.elw + jzfb.blw) *
  364. (jzfb.h + jzfb.vsw + jzfb.efw + jzfb.bfw); /* Pixclk */
  365. }
  366. else {
  367. /* serial mode: Hsync period = 3*Width_Pixel */
  368. pclk = val * (jzfb.w*3 + jzfb.hsw + jzfb.elw + jzfb.blw) *
  369. (jzfb.h + jzfb.vsw + jzfb.efw + jzfb.bfw); /* Pixclk */
  370. }
  371. if (((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_SINGLE) ||
  372. ((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_DUAL))
  373. pclk = (pclk * 3);
  374. if (((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_SINGLE) ||
  375. ((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_DUAL) ||
  376. ((jzfb.cfg & MODE_MASK) == MODE_STN_MONO_SINGLE) ||
  377. ((jzfb.cfg & MODE_MASK) == MODE_STN_MONO_DUAL))
  378. pclk = pclk >> ((jzfb.cfg & STN_DAT_PINMASK) >> 4);
  379. if (((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_DUAL) ||
  380. ((jzfb.cfg & MODE_MASK) == MODE_STN_MONO_DUAL))
  381. pclk >>= 1;
  382. pll_div = ( REG_CPM_CPCCR & CPM_CPCCR_PCS ); /* clock source,0:pllout/2 1: pllout */
  383. pll_div = pll_div ? 1 : 2 ;
  384. val = ( __cpm_get_pllout()/pll_div ) / pclk;
  385. val--;
  386. if ( val > 0x1ff ) {
  387. printf("CPM_LPCDR too large, set it to 0x1ff\n");
  388. val = 0x1ff;
  389. }
  390. __cpm_set_pixdiv(val);
  391. val = pclk * 3 ; /* LCDClock > 2.5*Pixclock */
  392. if ( val > 150000000 ) {
  393. printf("Warning: LCDClock=%d\n, LCDClock must less or equal to 150MHz.\n", val);
  394. printf("Change LCDClock to 150MHz\n");
  395. val = 150000000;
  396. }
  397. val = ( __cpm_get_pllout()/pll_div ) / val;
  398. val--;
  399. if ( val > 0x1f ) {
  400. printf("CPM_CPCCR.LDIV too large, set it to 0x1f\n");
  401. val = 0x1f;
  402. }
  403. __cpm_set_ldiv( val );
  404. REG_CPM_CPCCR |= CPM_CPCCR_CE ; /* update divide */
  405. __cpm_start_lcd();
  406. udelay(1000);
  407. REG_LCD_DA0 = fbi->fdadr0; /* frame descripter*/
  408. if (((jzfb.cfg & MODE_MASK) == MODE_STN_COLOR_DUAL) ||
  409. ((jzfb.cfg & MODE_MASK) == MODE_STN_MONO_DUAL))
  410. REG_LCD_DA1 = fbi->fdadr1; /* frame descripter*/
  411. return 0;
  412. }