cpu.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <[email protected]>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/cpu.h>
  11. #include <bcm63xx_cpu.h>
  12. #include <bcm63xx_regs.h>
  13. #include <bcm63xx_io.h>
  14. #include <bcm63xx_irq.h>
  15. const unsigned long *bcm63xx_regs_base;
  16. EXPORT_SYMBOL(bcm63xx_regs_base);
  17. const int *bcm63xx_irqs;
  18. EXPORT_SYMBOL(bcm63xx_irqs);
  19. static u16 bcm63xx_cpu_id;
  20. static u16 bcm63xx_cpu_rev;
  21. static unsigned int bcm63xx_cpu_freq;
  22. static unsigned int bcm63xx_memory_size;
  23. /*
  24. * 6338 register sets and irqs
  25. */
  26. static const unsigned long bcm96338_regs_base[] = {
  27. [RSET_PERF] = BCM_6338_PERF_BASE,
  28. [RSET_TIMER] = BCM_6338_TIMER_BASE,
  29. [RSET_WDT] = BCM_6338_WDT_BASE,
  30. [RSET_UART0] = BCM_6338_UART0_BASE,
  31. [RSET_GPIO] = BCM_6338_GPIO_BASE,
  32. [RSET_SPI] = BCM_6338_SPI_BASE,
  33. };
  34. static const int bcm96338_irqs[] = {
  35. [IRQ_TIMER] = BCM_6338_TIMER_IRQ,
  36. [IRQ_UART0] = BCM_6338_UART0_IRQ,
  37. [IRQ_DSL] = BCM_6338_DSL_IRQ,
  38. [IRQ_ENET0] = BCM_6338_ENET0_IRQ,
  39. [IRQ_ENET_PHY] = BCM_6338_ENET_PHY_IRQ,
  40. [IRQ_ENET0_RXDMA] = BCM_6338_ENET0_RXDMA_IRQ,
  41. [IRQ_ENET0_TXDMA] = BCM_6338_ENET0_TXDMA_IRQ,
  42. };
  43. /*
  44. * 6348 register sets and irqs
  45. */
  46. static const unsigned long bcm96348_regs_base[] = {
  47. [RSET_DSL_LMEM] = BCM_6348_DSL_LMEM_BASE,
  48. [RSET_PERF] = BCM_6348_PERF_BASE,
  49. [RSET_TIMER] = BCM_6348_TIMER_BASE,
  50. [RSET_WDT] = BCM_6348_WDT_BASE,
  51. [RSET_UART0] = BCM_6348_UART0_BASE,
  52. [RSET_GPIO] = BCM_6348_GPIO_BASE,
  53. [RSET_SPI] = BCM_6348_SPI_BASE,
  54. [RSET_OHCI0] = BCM_6348_OHCI0_BASE,
  55. [RSET_OHCI_PRIV] = BCM_6348_OHCI_PRIV_BASE,
  56. [RSET_USBH_PRIV] = BCM_6348_USBH_PRIV_BASE,
  57. [RSET_MPI] = BCM_6348_MPI_BASE,
  58. [RSET_PCMCIA] = BCM_6348_PCMCIA_BASE,
  59. [RSET_SDRAM] = BCM_6348_SDRAM_BASE,
  60. [RSET_DSL] = BCM_6348_DSL_BASE,
  61. [RSET_ENET0] = BCM_6348_ENET0_BASE,
  62. [RSET_ENET1] = BCM_6348_ENET1_BASE,
  63. [RSET_ENETDMA] = BCM_6348_ENETDMA_BASE,
  64. [RSET_MEMC] = BCM_6348_MEMC_BASE,
  65. [RSET_DDR] = BCM_6348_DDR_BASE,
  66. };
  67. static const int bcm96348_irqs[] = {
  68. [IRQ_TIMER] = BCM_6348_TIMER_IRQ,
  69. [IRQ_UART0] = BCM_6348_UART0_IRQ,
  70. [IRQ_DSL] = BCM_6348_DSL_IRQ,
  71. [IRQ_ENET0] = BCM_6348_ENET0_IRQ,
  72. [IRQ_ENET1] = BCM_6348_ENET1_IRQ,
  73. [IRQ_ENET_PHY] = BCM_6348_ENET_PHY_IRQ,
  74. [IRQ_OHCI0] = BCM_6348_OHCI0_IRQ,
  75. [IRQ_PCMCIA] = BCM_6348_PCMCIA_IRQ,
  76. [IRQ_ENET0_RXDMA] = BCM_6348_ENET0_RXDMA_IRQ,
  77. [IRQ_ENET0_TXDMA] = BCM_6348_ENET0_TXDMA_IRQ,
  78. [IRQ_ENET1_RXDMA] = BCM_6348_ENET1_RXDMA_IRQ,
  79. [IRQ_ENET1_TXDMA] = BCM_6348_ENET1_TXDMA_IRQ,
  80. [IRQ_PCI] = BCM_6348_PCI_IRQ,
  81. };
  82. /*
  83. * 6358 register sets and irqs
  84. */
  85. static const unsigned long bcm96358_regs_base[] = {
  86. [RSET_DSL_LMEM] = BCM_6358_DSL_LMEM_BASE,
  87. [RSET_PERF] = BCM_6358_PERF_BASE,
  88. [RSET_TIMER] = BCM_6358_TIMER_BASE,
  89. [RSET_WDT] = BCM_6358_WDT_BASE,
  90. [RSET_UART0] = BCM_6358_UART0_BASE,
  91. [RSET_GPIO] = BCM_6358_GPIO_BASE,
  92. [RSET_SPI] = BCM_6358_SPI_BASE,
  93. [RSET_OHCI0] = BCM_6358_OHCI0_BASE,
  94. [RSET_EHCI0] = BCM_6358_EHCI0_BASE,
  95. [RSET_OHCI_PRIV] = BCM_6358_OHCI_PRIV_BASE,
  96. [RSET_USBH_PRIV] = BCM_6358_USBH_PRIV_BASE,
  97. [RSET_MPI] = BCM_6358_MPI_BASE,
  98. [RSET_PCMCIA] = BCM_6358_PCMCIA_BASE,
  99. [RSET_SDRAM] = BCM_6358_SDRAM_BASE,
  100. [RSET_DSL] = BCM_6358_DSL_BASE,
  101. [RSET_ENET0] = BCM_6358_ENET0_BASE,
  102. [RSET_ENET1] = BCM_6358_ENET1_BASE,
  103. [RSET_ENETDMA] = BCM_6358_ENETDMA_BASE,
  104. [RSET_MEMC] = BCM_6358_MEMC_BASE,
  105. [RSET_DDR] = BCM_6358_DDR_BASE,
  106. };
  107. static const int bcm96358_irqs[] = {
  108. [IRQ_TIMER] = BCM_6358_TIMER_IRQ,
  109. [IRQ_UART0] = BCM_6358_UART0_IRQ,
  110. [IRQ_DSL] = BCM_6358_DSL_IRQ,
  111. [IRQ_ENET0] = BCM_6358_ENET0_IRQ,
  112. [IRQ_ENET1] = BCM_6358_ENET1_IRQ,
  113. [IRQ_ENET_PHY] = BCM_6358_ENET_PHY_IRQ,
  114. [IRQ_OHCI0] = BCM_6358_OHCI0_IRQ,
  115. [IRQ_EHCI0] = BCM_6358_EHCI0_IRQ,
  116. [IRQ_PCMCIA] = BCM_6358_PCMCIA_IRQ,
  117. [IRQ_ENET0_RXDMA] = BCM_6358_ENET0_RXDMA_IRQ,
  118. [IRQ_ENET0_TXDMA] = BCM_6358_ENET0_TXDMA_IRQ,
  119. [IRQ_ENET1_RXDMA] = BCM_6358_ENET1_RXDMA_IRQ,
  120. [IRQ_ENET1_TXDMA] = BCM_6358_ENET1_TXDMA_IRQ,
  121. [IRQ_PCI] = BCM_6358_PCI_IRQ,
  122. };
  123. u16 __bcm63xx_get_cpu_id(void)
  124. {
  125. return bcm63xx_cpu_id;
  126. }
  127. EXPORT_SYMBOL(__bcm63xx_get_cpu_id);
  128. u16 bcm63xx_get_cpu_rev(void)
  129. {
  130. return bcm63xx_cpu_rev;
  131. }
  132. EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
  133. unsigned int bcm63xx_get_cpu_freq(void)
  134. {
  135. return bcm63xx_cpu_freq;
  136. }
  137. unsigned int bcm63xx_get_memory_size(void)
  138. {
  139. return bcm63xx_memory_size;
  140. }
  141. static unsigned int detect_cpu_clock(void)
  142. {
  143. unsigned int tmp, n1 = 0, n2 = 0, m1 = 0;
  144. if (BCMCPU_IS_6338()) {
  145. return 240000000;
  146. }
  147. /*
  148. * frequency depends on PLL configuration:
  149. */
  150. if (BCMCPU_IS_6348()) {
  151. /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
  152. tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
  153. n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
  154. n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
  155. m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
  156. n1 += 1;
  157. n2 += 2;
  158. m1 += 1;
  159. }
  160. if (BCMCPU_IS_6358()) {
  161. /* 16MHz * N1 * N2 / M1_CPU */
  162. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
  163. n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
  164. n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
  165. m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
  166. }
  167. return (16 * 1000000 * n1 * n2) / m1;
  168. }
  169. /*
  170. * attempt to detect the amount of memory installed
  171. */
  172. static unsigned int detect_memory_size(void)
  173. {
  174. unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
  175. u32 val;
  176. if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
  177. val = bcm_sdram_readl(SDRAM_CFG_REG);
  178. rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
  179. cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
  180. is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
  181. banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
  182. }
  183. if (BCMCPU_IS_6358()) {
  184. val = bcm_memc_readl(MEMC_CFG_REG);
  185. rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
  186. cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
  187. is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
  188. banks = 2;
  189. }
  190. /* 0 => 11 address bits ... 2 => 13 address bits */
  191. rows += 11;
  192. /* 0 => 8 address bits ... 2 => 10 address bits */
  193. cols += 8;
  194. return 1 << (cols + rows + (is_32bits + 1) + banks);
  195. }
  196. void __init bcm63xx_cpu_init(void)
  197. {
  198. unsigned int tmp, expected_cpu_id;
  199. struct cpuinfo_mips *c = &current_cpu_data;
  200. /* soc registers location depends on cpu type */
  201. expected_cpu_id = 0;
  202. switch (c->cputype) {
  203. case CPU_BCM6338:
  204. expected_cpu_id = BCM6338_CPU_ID;
  205. bcm63xx_regs_base = bcm96338_regs_base;
  206. bcm63xx_irqs = bcm96338_irqs;
  207. break;
  208. case CPU_BCM6348:
  209. expected_cpu_id = BCM6348_CPU_ID;
  210. bcm63xx_regs_base = bcm96348_regs_base;
  211. bcm63xx_irqs = bcm96348_irqs;
  212. break;
  213. case CPU_BCM6358:
  214. expected_cpu_id = BCM6358_CPU_ID;
  215. bcm63xx_regs_base = bcm96358_regs_base;
  216. bcm63xx_irqs = bcm96358_irqs;
  217. break;
  218. }
  219. /* really early to panic, but delaying panic would not help
  220. * since we will never get any working console */
  221. if (!expected_cpu_id)
  222. panic("unsupported Broadcom CPU");
  223. /*
  224. * bcm63xx_regs_base is set, we can access soc registers
  225. */
  226. /* double check CPU type */
  227. tmp = bcm_perf_readl(PERF_REV_REG);
  228. bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
  229. bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
  230. if (bcm63xx_cpu_id != expected_cpu_id)
  231. panic("bcm63xx CPU id mismatch");
  232. bcm63xx_cpu_freq = detect_cpu_clock();
  233. bcm63xx_memory_size = detect_memory_size();
  234. printk(KERN_INFO "Detected Broadcom 0x%04x CPU revision %02x\n",
  235. bcm63xx_cpu_id, bcm63xx_cpu_rev);
  236. printk(KERN_INFO "CPU frequency is %u MHz\n",
  237. bcm63xx_cpu_freq);
  238. printk(KERN_INFO "%uMB of RAM installed\n",
  239. bcm63xx_memory_size >> 20);
  240. }