246-v6.8-dt-bindings-clock-mediatek-add-MT7988-clock-IDs.patch 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. From 8187e001de156e99ef95366ffd10d627ed090826 Mon Sep 17 00:00:00 2001
  2. From: Sam Shih <[email protected]>
  3. Date: Sun, 17 Dec 2023 21:49:33 +0000
  4. Subject: [PATCH] dt-bindings: clock: mediatek: add MT7988 clock IDs
  5. Add MT7988 clock dt-bindings for topckgen, apmixedsys, infracfg,
  6. ethernet and xfipll subsystem clocks.
  7. Signed-off-by: Sam Shih <[email protected]>
  8. Signed-off-by: Daniel Golle <[email protected]>
  9. Acked-by: Krzysztof Kozlowski <[email protected]>
  10. Reviewed-by: AngeloGioacchino Del Regno <[email protected]>
  11. Link: https://lore.kernel.org/r/27f99db432e9ccc804cc5b6501d7d17d72cae879.1702849494.git.daniel@makrotopia.org
  12. Signed-off-by: Stephen Boyd <[email protected]>
  13. ---
  14. .../dt-bindings/clock/mediatek,mt7988-clk.h | 280 ++++++++++++++++++
  15. 1 file changed, 280 insertions(+)
  16. create mode 100644 include/dt-bindings/clock/mediatek,mt7988-clk.h
  17. --- /dev/null
  18. +++ b/include/dt-bindings/clock/mediatek,mt7988-clk.h
  19. @@ -0,0 +1,280 @@
  20. +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  21. +/*
  22. + * Copyright (c) 2023 MediaTek Inc.
  23. + * Author: Sam Shih <[email protected]>
  24. + * Author: Xiufeng Li <[email protected]>
  25. + */
  26. +
  27. +#ifndef _DT_BINDINGS_CLK_MT7988_H
  28. +#define _DT_BINDINGS_CLK_MT7988_H
  29. +
  30. +/* APMIXEDSYS */
  31. +
  32. +#define CLK_APMIXED_NETSYSPLL 0
  33. +#define CLK_APMIXED_MPLL 1
  34. +#define CLK_APMIXED_MMPLL 2
  35. +#define CLK_APMIXED_APLL2 3
  36. +#define CLK_APMIXED_NET1PLL 4
  37. +#define CLK_APMIXED_NET2PLL 5
  38. +#define CLK_APMIXED_WEDMCUPLL 6
  39. +#define CLK_APMIXED_SGMPLL 7
  40. +#define CLK_APMIXED_ARM_B 8
  41. +#define CLK_APMIXED_CCIPLL2_B 9
  42. +#define CLK_APMIXED_USXGMIIPLL 10
  43. +#define CLK_APMIXED_MSDCPLL 11
  44. +
  45. +/* TOPCKGEN */
  46. +
  47. +#define CLK_TOP_XTAL 0
  48. +#define CLK_TOP_XTAL_D2 1
  49. +#define CLK_TOP_RTC_32K 2
  50. +#define CLK_TOP_RTC_32P7K 3
  51. +#define CLK_TOP_MPLL_D2 4
  52. +#define CLK_TOP_MPLL_D3_D2 5
  53. +#define CLK_TOP_MPLL_D4 6
  54. +#define CLK_TOP_MPLL_D8 7
  55. +#define CLK_TOP_MPLL_D8_D2 8
  56. +#define CLK_TOP_MMPLL_D2 9
  57. +#define CLK_TOP_MMPLL_D3_D5 10
  58. +#define CLK_TOP_MMPLL_D4 11
  59. +#define CLK_TOP_MMPLL_D6_D2 12
  60. +#define CLK_TOP_MMPLL_D8 13
  61. +#define CLK_TOP_APLL2_D4 14
  62. +#define CLK_TOP_NET1PLL_D4 15
  63. +#define CLK_TOP_NET1PLL_D5 16
  64. +#define CLK_TOP_NET1PLL_D5_D2 17
  65. +#define CLK_TOP_NET1PLL_D5_D4 18
  66. +#define CLK_TOP_NET1PLL_D8 19
  67. +#define CLK_TOP_NET1PLL_D8_D2 20
  68. +#define CLK_TOP_NET1PLL_D8_D4 21
  69. +#define CLK_TOP_NET1PLL_D8_D8 22
  70. +#define CLK_TOP_NET1PLL_D8_D16 23
  71. +#define CLK_TOP_NET2PLL_D2 24
  72. +#define CLK_TOP_NET2PLL_D4 25
  73. +#define CLK_TOP_NET2PLL_D4_D4 26
  74. +#define CLK_TOP_NET2PLL_D4_D8 27
  75. +#define CLK_TOP_NET2PLL_D6 28
  76. +#define CLK_TOP_NET2PLL_D8 29
  77. +#define CLK_TOP_NETSYS_SEL 30
  78. +#define CLK_TOP_NETSYS_500M_SEL 31
  79. +#define CLK_TOP_NETSYS_2X_SEL 32
  80. +#define CLK_TOP_NETSYS_GSW_SEL 33
  81. +#define CLK_TOP_ETH_GMII_SEL 34
  82. +#define CLK_TOP_NETSYS_MCU_SEL 35
  83. +#define CLK_TOP_NETSYS_PAO_2X_SEL 36
  84. +#define CLK_TOP_EIP197_SEL 37
  85. +#define CLK_TOP_AXI_INFRA_SEL 38
  86. +#define CLK_TOP_UART_SEL 39
  87. +#define CLK_TOP_EMMC_250M_SEL 40
  88. +#define CLK_TOP_EMMC_400M_SEL 41
  89. +#define CLK_TOP_SPI_SEL 42
  90. +#define CLK_TOP_SPIM_MST_SEL 43
  91. +#define CLK_TOP_NFI1X_SEL 44
  92. +#define CLK_TOP_SPINFI_SEL 45
  93. +#define CLK_TOP_PWM_SEL 46
  94. +#define CLK_TOP_I2C_SEL 47
  95. +#define CLK_TOP_PCIE_MBIST_250M_SEL 48
  96. +#define CLK_TOP_PEXTP_TL_SEL 49
  97. +#define CLK_TOP_PEXTP_TL_P1_SEL 50
  98. +#define CLK_TOP_PEXTP_TL_P2_SEL 51
  99. +#define CLK_TOP_PEXTP_TL_P3_SEL 52
  100. +#define CLK_TOP_USB_SYS_SEL 53
  101. +#define CLK_TOP_USB_SYS_P1_SEL 54
  102. +#define CLK_TOP_USB_XHCI_SEL 55
  103. +#define CLK_TOP_USB_XHCI_P1_SEL 56
  104. +#define CLK_TOP_USB_FRMCNT_SEL 57
  105. +#define CLK_TOP_USB_FRMCNT_P1_SEL 58
  106. +#define CLK_TOP_AUD_SEL 59
  107. +#define CLK_TOP_A1SYS_SEL 60
  108. +#define CLK_TOP_AUD_L_SEL 61
  109. +#define CLK_TOP_A_TUNER_SEL 62
  110. +#define CLK_TOP_SSPXTP_SEL 63
  111. +#define CLK_TOP_USB_PHY_SEL 64
  112. +#define CLK_TOP_USXGMII_SBUS_0_SEL 65
  113. +#define CLK_TOP_USXGMII_SBUS_1_SEL 66
  114. +#define CLK_TOP_SGM_0_SEL 67
  115. +#define CLK_TOP_SGM_SBUS_0_SEL 68
  116. +#define CLK_TOP_SGM_1_SEL 69
  117. +#define CLK_TOP_SGM_SBUS_1_SEL 70
  118. +#define CLK_TOP_XFI_PHY_0_XTAL_SEL 71
  119. +#define CLK_TOP_XFI_PHY_1_XTAL_SEL 72
  120. +#define CLK_TOP_SYSAXI_SEL 73
  121. +#define CLK_TOP_SYSAPB_SEL 74
  122. +#define CLK_TOP_ETH_REFCK_50M_SEL 75
  123. +#define CLK_TOP_ETH_SYS_200M_SEL 76
  124. +#define CLK_TOP_ETH_SYS_SEL 77
  125. +#define CLK_TOP_ETH_XGMII_SEL 78
  126. +#define CLK_TOP_BUS_TOPS_SEL 79
  127. +#define CLK_TOP_NPU_TOPS_SEL 80
  128. +#define CLK_TOP_DRAMC_SEL 81
  129. +#define CLK_TOP_DRAMC_MD32_SEL 82
  130. +#define CLK_TOP_INFRA_F26M_SEL 83
  131. +#define CLK_TOP_PEXTP_P0_SEL 84
  132. +#define CLK_TOP_PEXTP_P1_SEL 85
  133. +#define CLK_TOP_PEXTP_P2_SEL 86
  134. +#define CLK_TOP_PEXTP_P3_SEL 87
  135. +#define CLK_TOP_DA_XTP_GLB_P0_SEL 88
  136. +#define CLK_TOP_DA_XTP_GLB_P1_SEL 89
  137. +#define CLK_TOP_DA_XTP_GLB_P2_SEL 90
  138. +#define CLK_TOP_DA_XTP_GLB_P3_SEL 91
  139. +#define CLK_TOP_CKM_SEL 92
  140. +#define CLK_TOP_DA_SEL 93
  141. +#define CLK_TOP_PEXTP_SEL 94
  142. +#define CLK_TOP_TOPS_P2_26M_SEL 95
  143. +#define CLK_TOP_MCUSYS_BACKUP_625M_SEL 96
  144. +#define CLK_TOP_NETSYS_SYNC_250M_SEL 97
  145. +#define CLK_TOP_MACSEC_SEL 98
  146. +#define CLK_TOP_NETSYS_TOPS_400M_SEL 99
  147. +#define CLK_TOP_NETSYS_PPEFB_250M_SEL 100
  148. +#define CLK_TOP_NETSYS_WARP_SEL 101
  149. +#define CLK_TOP_ETH_MII_SEL 102
  150. +#define CLK_TOP_NPU_SEL 103
  151. +#define CLK_TOP_AUD_I2S_M 104
  152. +
  153. +/* MCUSYS */
  154. +
  155. +#define CLK_MCU_BUS_DIV_SEL 0
  156. +#define CLK_MCU_ARM_DIV_SEL 1
  157. +
  158. +/* INFRACFG_AO */
  159. +
  160. +#define CLK_INFRA_MUX_UART0_SEL 0
  161. +#define CLK_INFRA_MUX_UART1_SEL 1
  162. +#define CLK_INFRA_MUX_UART2_SEL 2
  163. +#define CLK_INFRA_MUX_SPI0_SEL 3
  164. +#define CLK_INFRA_MUX_SPI1_SEL 4
  165. +#define CLK_INFRA_MUX_SPI2_SEL 5
  166. +#define CLK_INFRA_PWM_SEL 6
  167. +#define CLK_INFRA_PWM_CK1_SEL 7
  168. +#define CLK_INFRA_PWM_CK2_SEL 8
  169. +#define CLK_INFRA_PWM_CK3_SEL 9
  170. +#define CLK_INFRA_PWM_CK4_SEL 10
  171. +#define CLK_INFRA_PWM_CK5_SEL 11
  172. +#define CLK_INFRA_PWM_CK6_SEL 12
  173. +#define CLK_INFRA_PWM_CK7_SEL 13
  174. +#define CLK_INFRA_PWM_CK8_SEL 14
  175. +#define CLK_INFRA_PCIE_GFMUX_TL_O_P0_SEL 15
  176. +#define CLK_INFRA_PCIE_GFMUX_TL_O_P1_SEL 16
  177. +#define CLK_INFRA_PCIE_GFMUX_TL_O_P2_SEL 17
  178. +#define CLK_INFRA_PCIE_GFMUX_TL_O_P3_SEL 18
  179. +
  180. +/* INFRACFG */
  181. +
  182. +#define CLK_INFRA_PCIE_PERI_26M_CK_P0 19
  183. +#define CLK_INFRA_PCIE_PERI_26M_CK_P1 20
  184. +#define CLK_INFRA_PCIE_PERI_26M_CK_P2 21
  185. +#define CLK_INFRA_PCIE_PERI_26M_CK_P3 22
  186. +#define CLK_INFRA_66M_GPT_BCK 23
  187. +#define CLK_INFRA_66M_PWM_HCK 24
  188. +#define CLK_INFRA_66M_PWM_BCK 25
  189. +#define CLK_INFRA_66M_PWM_CK1 26
  190. +#define CLK_INFRA_66M_PWM_CK2 27
  191. +#define CLK_INFRA_66M_PWM_CK3 28
  192. +#define CLK_INFRA_66M_PWM_CK4 29
  193. +#define CLK_INFRA_66M_PWM_CK5 30
  194. +#define CLK_INFRA_66M_PWM_CK6 31
  195. +#define CLK_INFRA_66M_PWM_CK7 32
  196. +#define CLK_INFRA_66M_PWM_CK8 33
  197. +#define CLK_INFRA_133M_CQDMA_BCK 34
  198. +#define CLK_INFRA_66M_AUD_SLV_BCK 35
  199. +#define CLK_INFRA_AUD_26M 36
  200. +#define CLK_INFRA_AUD_L 37
  201. +#define CLK_INFRA_AUD_AUD 38
  202. +#define CLK_INFRA_AUD_EG2 39
  203. +#define CLK_INFRA_DRAMC_F26M 40
  204. +#define CLK_INFRA_133M_DBG_ACKM 41
  205. +#define CLK_INFRA_66M_AP_DMA_BCK 42
  206. +#define CLK_INFRA_66M_SEJ_BCK 43
  207. +#define CLK_INFRA_PRE_CK_SEJ_F13M 44
  208. +#define CLK_INFRA_26M_THERM_SYSTEM 45
  209. +#define CLK_INFRA_I2C_BCK 46
  210. +#define CLK_INFRA_52M_UART0_CK 47
  211. +#define CLK_INFRA_52M_UART1_CK 48
  212. +#define CLK_INFRA_52M_UART2_CK 49
  213. +#define CLK_INFRA_NFI 50
  214. +#define CLK_INFRA_SPINFI 51
  215. +#define CLK_INFRA_66M_NFI_HCK 52
  216. +#define CLK_INFRA_104M_SPI0 53
  217. +#define CLK_INFRA_104M_SPI1 54
  218. +#define CLK_INFRA_104M_SPI2_BCK 55
  219. +#define CLK_INFRA_66M_SPI0_HCK 56
  220. +#define CLK_INFRA_66M_SPI1_HCK 57
  221. +#define CLK_INFRA_66M_SPI2_HCK 58
  222. +#define CLK_INFRA_66M_FLASHIF_AXI 59
  223. +#define CLK_INFRA_RTC 60
  224. +#define CLK_INFRA_26M_ADC_BCK 61
  225. +#define CLK_INFRA_RC_ADC 62
  226. +#define CLK_INFRA_MSDC400 63
  227. +#define CLK_INFRA_MSDC2_HCK 64
  228. +#define CLK_INFRA_133M_MSDC_0_HCK 65
  229. +#define CLK_INFRA_66M_MSDC_0_HCK 66
  230. +#define CLK_INFRA_133M_CPUM_BCK 67
  231. +#define CLK_INFRA_BIST2FPC 68
  232. +#define CLK_INFRA_I2C_X16W_MCK_CK_P1 69
  233. +#define CLK_INFRA_I2C_X16W_PCK_CK_P1 70
  234. +#define CLK_INFRA_133M_USB_HCK 71
  235. +#define CLK_INFRA_133M_USB_HCK_CK_P1 72
  236. +#define CLK_INFRA_66M_USB_HCK 73
  237. +#define CLK_INFRA_66M_USB_HCK_CK_P1 74
  238. +#define CLK_INFRA_USB_SYS 75
  239. +#define CLK_INFRA_USB_SYS_CK_P1 76
  240. +#define CLK_INFRA_USB_REF 77
  241. +#define CLK_INFRA_USB_CK_P1 78
  242. +#define CLK_INFRA_USB_FRMCNT 79
  243. +#define CLK_INFRA_USB_FRMCNT_CK_P1 80
  244. +#define CLK_INFRA_USB_PIPE 81
  245. +#define CLK_INFRA_USB_PIPE_CK_P1 82
  246. +#define CLK_INFRA_USB_UTMI 83
  247. +#define CLK_INFRA_USB_UTMI_CK_P1 84
  248. +#define CLK_INFRA_USB_XHCI 85
  249. +#define CLK_INFRA_USB_XHCI_CK_P1 86
  250. +#define CLK_INFRA_PCIE_GFMUX_TL_P0 87
  251. +#define CLK_INFRA_PCIE_GFMUX_TL_P1 88
  252. +#define CLK_INFRA_PCIE_GFMUX_TL_P2 89
  253. +#define CLK_INFRA_PCIE_GFMUX_TL_P3 90
  254. +#define CLK_INFRA_PCIE_PIPE_P0 91
  255. +#define CLK_INFRA_PCIE_PIPE_P1 92
  256. +#define CLK_INFRA_PCIE_PIPE_P2 93
  257. +#define CLK_INFRA_PCIE_PIPE_P3 94
  258. +#define CLK_INFRA_133M_PCIE_CK_P0 95
  259. +#define CLK_INFRA_133M_PCIE_CK_P1 96
  260. +#define CLK_INFRA_133M_PCIE_CK_P2 97
  261. +#define CLK_INFRA_133M_PCIE_CK_P3 98
  262. +
  263. +/* ETHDMA */
  264. +
  265. +#define CLK_ETHDMA_XGP1_EN 0
  266. +#define CLK_ETHDMA_XGP2_EN 1
  267. +#define CLK_ETHDMA_XGP3_EN 2
  268. +#define CLK_ETHDMA_FE_EN 3
  269. +#define CLK_ETHDMA_GP2_EN 4
  270. +#define CLK_ETHDMA_GP1_EN 5
  271. +#define CLK_ETHDMA_GP3_EN 6
  272. +#define CLK_ETHDMA_ESW_EN 7
  273. +#define CLK_ETHDMA_CRYPT0_EN 8
  274. +#define CLK_ETHDMA_NR_CLK 9
  275. +
  276. +/* SGMIISYS_0 */
  277. +
  278. +#define CLK_SGM0_TX_EN 0
  279. +#define CLK_SGM0_RX_EN 1
  280. +#define CLK_SGMII0_NR_CLK 2
  281. +
  282. +/* SGMIISYS_1 */
  283. +
  284. +#define CLK_SGM1_TX_EN 0
  285. +#define CLK_SGM1_RX_EN 1
  286. +#define CLK_SGMII1_NR_CLK 2
  287. +
  288. +/* ETHWARP */
  289. +
  290. +#define CLK_ETHWARP_WOCPU2_EN 0
  291. +#define CLK_ETHWARP_WOCPU1_EN 1
  292. +#define CLK_ETHWARP_WOCPU0_EN 2
  293. +#define CLK_ETHWARP_NR_CLK 3
  294. +
  295. +/* XFIPLL */
  296. +#define CLK_XFIPLL_PLL 0
  297. +#define CLK_XFIPLL_PLL_EN 1
  298. +
  299. +#endif /* _DT_BINDINGS_CLK_MT7988_H */