860-v6.6-02-ASoC-mediatek-mt7986-support-etdm-in-platform-driver.patch 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. From 948a288897015fb3ee63b3f720b396b590c17fd7 Mon Sep 17 00:00:00 2001
  2. From: Maso Huang <[email protected]>
  3. Date: Thu, 17 Aug 2023 18:13:34 +0800
  4. Subject: [PATCH 2/9] ASoC: mediatek: mt7986: support etdm in platform driver
  5. Add mt7986 etdm dai driver support.
  6. Signed-off-by: Maso Huang <[email protected]>
  7. Reviewed-by: AngeloGioacchino Del Regno <[email protected]>
  8. Link: https://lore.kernel.org/r/[email protected]
  9. Signed-off-by: Mark Brown <[email protected]>
  10. ---
  11. sound/soc/mediatek/mt7986/mt7986-dai-etdm.c | 411 ++++++++++++++++++++
  12. 1 file changed, 411 insertions(+)
  13. create mode 100644 sound/soc/mediatek/mt7986/mt7986-dai-etdm.c
  14. --- /dev/null
  15. +++ b/sound/soc/mediatek/mt7986/mt7986-dai-etdm.c
  16. @@ -0,0 +1,411 @@
  17. +// SPDX-License-Identifier: GPL-2.0
  18. +/*
  19. + * MediaTek ALSA SoC Audio DAI eTDM Control
  20. + *
  21. + * Copyright (c) 2023 MediaTek Inc.
  22. + * Authors: Vic Wu <[email protected]>
  23. + * Maso Huang <[email protected]>
  24. + */
  25. +
  26. +#include <linux/bitfield.h>
  27. +#include <linux/bitops.h>
  28. +#include <linux/regmap.h>
  29. +#include <sound/pcm_params.h>
  30. +#include "mt7986-afe-common.h"
  31. +#include "mt7986-reg.h"
  32. +
  33. +#define HOPPING_CLK 0
  34. +#define APLL_CLK 1
  35. +#define MTK_DAI_ETDM_FORMAT_I2S 0
  36. +#define MTK_DAI_ETDM_FORMAT_DSPA 4
  37. +#define MTK_DAI_ETDM_FORMAT_DSPB 5
  38. +
  39. +enum {
  40. + MTK_ETDM_RATE_8K = 0,
  41. + MTK_ETDM_RATE_12K = 1,
  42. + MTK_ETDM_RATE_16K = 2,
  43. + MTK_ETDM_RATE_24K = 3,
  44. + MTK_ETDM_RATE_32K = 4,
  45. + MTK_ETDM_RATE_48K = 5,
  46. + MTK_ETDM_RATE_96K = 7,
  47. + MTK_ETDM_RATE_192K = 9,
  48. + MTK_ETDM_RATE_11K = 16,
  49. + MTK_ETDM_RATE_22K = 17,
  50. + MTK_ETDM_RATE_44K = 18,
  51. + MTK_ETDM_RATE_88K = 19,
  52. + MTK_ETDM_RATE_176K = 20,
  53. +};
  54. +
  55. +struct mtk_dai_etdm_priv {
  56. + bool bck_inv;
  57. + bool lrck_inv;
  58. + bool slave_mode;
  59. + unsigned int format;
  60. +};
  61. +
  62. +static unsigned int mt7986_etdm_rate_transform(struct device *dev, unsigned int rate)
  63. +{
  64. + switch (rate) {
  65. + case 8000:
  66. + return MTK_ETDM_RATE_8K;
  67. + case 11025:
  68. + return MTK_ETDM_RATE_11K;
  69. + case 12000:
  70. + return MTK_ETDM_RATE_12K;
  71. + case 16000:
  72. + return MTK_ETDM_RATE_16K;
  73. + case 22050:
  74. + return MTK_ETDM_RATE_22K;
  75. + case 24000:
  76. + return MTK_ETDM_RATE_24K;
  77. + case 32000:
  78. + return MTK_ETDM_RATE_32K;
  79. + case 44100:
  80. + return MTK_ETDM_RATE_44K;
  81. + case 48000:
  82. + return MTK_ETDM_RATE_48K;
  83. + case 88200:
  84. + return MTK_ETDM_RATE_88K;
  85. + case 96000:
  86. + return MTK_ETDM_RATE_96K;
  87. + case 176400:
  88. + return MTK_ETDM_RATE_176K;
  89. + case 192000:
  90. + return MTK_ETDM_RATE_192K;
  91. + default:
  92. + dev_warn(dev, "%s(), rate %u invalid, using %d!!!\n",
  93. + __func__, rate, MTK_ETDM_RATE_48K);
  94. + return MTK_ETDM_RATE_48K;
  95. + }
  96. +}
  97. +
  98. +static int get_etdm_wlen(unsigned int bitwidth)
  99. +{
  100. + return bitwidth <= 16 ? 16 : 32;
  101. +}
  102. +
  103. +/* dai component */
  104. +/* interconnection */
  105. +
  106. +static const struct snd_kcontrol_new o124_mix[] = {
  107. + SOC_DAPM_SINGLE_AUTODISABLE("I032_Switch", AFE_CONN124_1, 0, 1, 0),
  108. +};
  109. +
  110. +static const struct snd_kcontrol_new o125_mix[] = {
  111. + SOC_DAPM_SINGLE_AUTODISABLE("I033_Switch", AFE_CONN125_1, 1, 1, 0),
  112. +};
  113. +
  114. +static const struct snd_soc_dapm_widget mtk_dai_etdm_widgets[] = {
  115. +
  116. + /* DL */
  117. + SND_SOC_DAPM_MIXER("I150", SND_SOC_NOPM, 0, 0, NULL, 0),
  118. + SND_SOC_DAPM_MIXER("I151", SND_SOC_NOPM, 0, 0, NULL, 0),
  119. + /* UL */
  120. + SND_SOC_DAPM_MIXER("O124", SND_SOC_NOPM, 0, 0, o124_mix, ARRAY_SIZE(o124_mix)),
  121. + SND_SOC_DAPM_MIXER("O125", SND_SOC_NOPM, 0, 0, o125_mix, ARRAY_SIZE(o125_mix)),
  122. +};
  123. +
  124. +static const struct snd_soc_dapm_route mtk_dai_etdm_routes[] = {
  125. + {"I150", NULL, "ETDM Capture"},
  126. + {"I151", NULL, "ETDM Capture"},
  127. + {"ETDM Playback", NULL, "O124"},
  128. + {"ETDM Playback", NULL, "O125"},
  129. + {"O124", "I032_Switch", "I032"},
  130. + {"O125", "I033_Switch", "I033"},
  131. +};
  132. +
  133. +/* dai ops */
  134. +static int mtk_dai_etdm_startup(struct snd_pcm_substream *substream,
  135. + struct snd_soc_dai *dai)
  136. +{
  137. + struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  138. + struct mt7986_afe_private *afe_priv = afe->platform_priv;
  139. + int ret;
  140. +
  141. + ret = clk_bulk_prepare_enable(afe_priv->num_clks, afe_priv->clks);
  142. + if (ret)
  143. + return dev_err_probe(afe->dev, ret, "Failed to enable clocks\n");
  144. +
  145. + regmap_update_bits(afe->regmap, AUDIO_TOP_CON2, CLK_OUT5_PDN_MASK, 0);
  146. + regmap_update_bits(afe->regmap, AUDIO_TOP_CON2, CLK_IN5_PDN_MASK, 0);
  147. +
  148. + return 0;
  149. +}
  150. +
  151. +static void mtk_dai_etdm_shutdown(struct snd_pcm_substream *substream,
  152. + struct snd_soc_dai *dai)
  153. +{
  154. + struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  155. + struct mt7986_afe_private *afe_priv = afe->platform_priv;
  156. +
  157. + regmap_update_bits(afe->regmap, AUDIO_TOP_CON2, CLK_OUT5_PDN_MASK,
  158. + CLK_OUT5_PDN);
  159. + regmap_update_bits(afe->regmap, AUDIO_TOP_CON2, CLK_IN5_PDN_MASK,
  160. + CLK_IN5_PDN);
  161. +
  162. + clk_bulk_disable_unprepare(afe_priv->num_clks, afe_priv->clks);
  163. +}
  164. +
  165. +static unsigned int get_etdm_ch_fixup(unsigned int channels)
  166. +{
  167. + if (channels > 16)
  168. + return 24;
  169. + else if (channels > 8)
  170. + return 16;
  171. + else if (channels > 4)
  172. + return 8;
  173. + else if (channels > 2)
  174. + return 4;
  175. + else
  176. + return 2;
  177. +}
  178. +
  179. +static int mtk_dai_etdm_config(struct mtk_base_afe *afe,
  180. + struct snd_pcm_hw_params *params,
  181. + struct snd_soc_dai *dai,
  182. + int stream)
  183. +{
  184. + struct mt7986_afe_private *afe_priv = afe->platform_priv;
  185. + struct mtk_dai_etdm_priv *etdm_data = afe_priv->dai_priv[dai->id];
  186. + unsigned int rate = params_rate(params);
  187. + unsigned int etdm_rate = mt7986_etdm_rate_transform(afe->dev, rate);
  188. + unsigned int afe_rate = mt7986_afe_rate_transform(afe->dev, rate);
  189. + unsigned int channels = params_channels(params);
  190. + unsigned int bit_width = params_width(params);
  191. + unsigned int wlen = get_etdm_wlen(bit_width);
  192. + unsigned int val = 0;
  193. + unsigned int mask = 0;
  194. +
  195. + dev_dbg(afe->dev, "%s(), stream %d, rate %u, bitwidth %u\n",
  196. + __func__, stream, rate, bit_width);
  197. +
  198. + /* CON0 */
  199. + mask |= ETDM_BIT_LEN_MASK;
  200. + val |= FIELD_PREP(ETDM_BIT_LEN_MASK, bit_width - 1);
  201. + mask |= ETDM_WRD_LEN_MASK;
  202. + val |= FIELD_PREP(ETDM_WRD_LEN_MASK, wlen - 1);
  203. + mask |= ETDM_FMT_MASK;
  204. + val |= FIELD_PREP(ETDM_FMT_MASK, etdm_data->format);
  205. + mask |= ETDM_CH_NUM_MASK;
  206. + val |= FIELD_PREP(ETDM_CH_NUM_MASK, get_etdm_ch_fixup(channels) - 1);
  207. + mask |= RELATCH_SRC_MASK;
  208. + val |= FIELD_PREP(RELATCH_SRC_MASK, APLL_CLK);
  209. +
  210. + switch (stream) {
  211. + case SNDRV_PCM_STREAM_PLAYBACK:
  212. + /* set ETDM_OUT5_CON0 */
  213. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON0, mask, val);
  214. +
  215. + /* set ETDM_OUT5_CON4 */
  216. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON4,
  217. + OUT_RELATCH_MASK, OUT_RELATCH(afe_rate));
  218. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON4,
  219. + OUT_CLK_SRC_MASK, OUT_CLK_SRC(APLL_CLK));
  220. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON4,
  221. + OUT_SEL_FS_MASK, OUT_SEL_FS(etdm_rate));
  222. +
  223. + /* set ETDM_OUT5_CON5 */
  224. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON5,
  225. + ETDM_CLK_DIV_MASK, ETDM_CLK_DIV);
  226. + break;
  227. + case SNDRV_PCM_STREAM_CAPTURE:
  228. + /* set ETDM_IN5_CON0 */
  229. + regmap_update_bits(afe->regmap, ETDM_IN5_CON0, mask, val);
  230. + regmap_update_bits(afe->regmap, ETDM_IN5_CON0,
  231. + ETDM_SYNC_MASK, ETDM_SYNC);
  232. +
  233. + /* set ETDM_IN5_CON2 */
  234. + regmap_update_bits(afe->regmap, ETDM_IN5_CON2,
  235. + IN_CLK_SRC_MASK, IN_CLK_SRC(APLL_CLK));
  236. +
  237. + /* set ETDM_IN5_CON3 */
  238. + regmap_update_bits(afe->regmap, ETDM_IN5_CON3,
  239. + IN_SEL_FS_MASK, IN_SEL_FS(etdm_rate));
  240. +
  241. + /* set ETDM_IN5_CON4 */
  242. + regmap_update_bits(afe->regmap, ETDM_IN5_CON4,
  243. + IN_RELATCH_MASK, IN_RELATCH(afe_rate));
  244. + break;
  245. + default:
  246. + break;
  247. + }
  248. +
  249. + return 0;
  250. +}
  251. +
  252. +static int mtk_dai_etdm_hw_params(struct snd_pcm_substream *substream,
  253. + struct snd_pcm_hw_params *params,
  254. + struct snd_soc_dai *dai)
  255. +{
  256. + struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  257. +
  258. + mtk_dai_etdm_config(afe, params, dai, SNDRV_PCM_STREAM_PLAYBACK);
  259. + mtk_dai_etdm_config(afe, params, dai, SNDRV_PCM_STREAM_CAPTURE);
  260. +
  261. + return 0;
  262. +}
  263. +
  264. +static int mtk_dai_etdm_trigger(struct snd_pcm_substream *substream, int cmd,
  265. + struct snd_soc_dai *dai)
  266. +{
  267. + struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  268. +
  269. + dev_dbg(afe->dev, "%s(), cmd %d, dai id %d\n", __func__, cmd, dai->id);
  270. + switch (cmd) {
  271. + case SNDRV_PCM_TRIGGER_START:
  272. + case SNDRV_PCM_TRIGGER_RESUME:
  273. + regmap_update_bits(afe->regmap, ETDM_IN5_CON0, ETDM_EN_MASK,
  274. + ETDM_EN);
  275. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON0, ETDM_EN_MASK,
  276. + ETDM_EN);
  277. + break;
  278. + case SNDRV_PCM_TRIGGER_STOP:
  279. + case SNDRV_PCM_TRIGGER_SUSPEND:
  280. + regmap_update_bits(afe->regmap, ETDM_IN5_CON0, ETDM_EN_MASK,
  281. + 0);
  282. + regmap_update_bits(afe->regmap, ETDM_OUT5_CON0, ETDM_EN_MASK,
  283. + 0);
  284. + break;
  285. + default:
  286. + break;
  287. + }
  288. +
  289. + return 0;
  290. +}
  291. +
  292. +static int mtk_dai_etdm_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  293. +{
  294. + struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  295. + struct mt7986_afe_private *afe_priv = afe->platform_priv;
  296. + struct mtk_dai_etdm_priv *etdm_data;
  297. + void *priv_data;
  298. +
  299. + switch (dai->id) {
  300. + case MT7986_DAI_ETDM:
  301. + break;
  302. + default:
  303. + dev_warn(afe->dev, "%s(), id %d not support\n",
  304. + __func__, dai->id);
  305. + return -EINVAL;
  306. + }
  307. +
  308. + priv_data = devm_kzalloc(afe->dev, sizeof(struct mtk_dai_etdm_priv),
  309. + GFP_KERNEL);
  310. + if (!priv_data)
  311. + return -ENOMEM;
  312. +
  313. + afe_priv->dai_priv[dai->id] = priv_data;
  314. + etdm_data = afe_priv->dai_priv[dai->id];
  315. +
  316. + switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  317. + case SND_SOC_DAIFMT_I2S:
  318. + etdm_data->format = MTK_DAI_ETDM_FORMAT_I2S;
  319. + break;
  320. + case SND_SOC_DAIFMT_DSP_A:
  321. + etdm_data->format = MTK_DAI_ETDM_FORMAT_DSPA;
  322. + break;
  323. + case SND_SOC_DAIFMT_DSP_B:
  324. + etdm_data->format = MTK_DAI_ETDM_FORMAT_DSPB;
  325. + break;
  326. + default:
  327. + return -EINVAL;
  328. + }
  329. +
  330. + switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  331. + case SND_SOC_DAIFMT_NB_NF:
  332. + etdm_data->bck_inv = false;
  333. + etdm_data->lrck_inv = false;
  334. + break;
  335. + case SND_SOC_DAIFMT_NB_IF:
  336. + etdm_data->bck_inv = false;
  337. + etdm_data->lrck_inv = true;
  338. + break;
  339. + case SND_SOC_DAIFMT_IB_NF:
  340. + etdm_data->bck_inv = true;
  341. + etdm_data->lrck_inv = false;
  342. + break;
  343. + case SND_SOC_DAIFMT_IB_IF:
  344. + etdm_data->bck_inv = true;
  345. + etdm_data->lrck_inv = true;
  346. + break;
  347. + default:
  348. + return -EINVAL;
  349. + }
  350. +
  351. + switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  352. + case SND_SOC_DAIFMT_CBM_CFM:
  353. + etdm_data->slave_mode = true;
  354. + break;
  355. + case SND_SOC_DAIFMT_CBS_CFS:
  356. + etdm_data->slave_mode = false;
  357. + break;
  358. + default:
  359. + return -EINVAL;
  360. + }
  361. +
  362. + return 0;
  363. +}
  364. +
  365. +static const struct snd_soc_dai_ops mtk_dai_etdm_ops = {
  366. + .startup = mtk_dai_etdm_startup,
  367. + .shutdown = mtk_dai_etdm_shutdown,
  368. + .hw_params = mtk_dai_etdm_hw_params,
  369. + .trigger = mtk_dai_etdm_trigger,
  370. + .set_fmt = mtk_dai_etdm_set_fmt,
  371. +};
  372. +
  373. +/* dai driver */
  374. +#define MTK_ETDM_RATES (SNDRV_PCM_RATE_8000_48000 |\
  375. + SNDRV_PCM_RATE_88200 |\
  376. + SNDRV_PCM_RATE_96000 |\
  377. + SNDRV_PCM_RATE_176400 |\
  378. + SNDRV_PCM_RATE_192000)
  379. +
  380. +#define MTK_ETDM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  381. + SNDRV_PCM_FMTBIT_S24_LE |\
  382. + SNDRV_PCM_FMTBIT_S32_LE)
  383. +
  384. +static struct snd_soc_dai_driver mtk_dai_etdm_driver[] = {
  385. + {
  386. + .name = "ETDM",
  387. + .id = MT7986_DAI_ETDM,
  388. + .capture = {
  389. + .stream_name = "ETDM Capture",
  390. + .channels_min = 1,
  391. + .channels_max = 2,
  392. + .rates = MTK_ETDM_RATES,
  393. + .formats = MTK_ETDM_FORMATS,
  394. + },
  395. + .playback = {
  396. + .stream_name = "ETDM Playback",
  397. + .channels_min = 1,
  398. + .channels_max = 2,
  399. + .rates = MTK_ETDM_RATES,
  400. + .formats = MTK_ETDM_FORMATS,
  401. + },
  402. + .ops = &mtk_dai_etdm_ops,
  403. + .symmetric_rate = 1,
  404. + .symmetric_sample_bits = 1,
  405. + },
  406. +};
  407. +
  408. +int mt7986_dai_etdm_register(struct mtk_base_afe *afe)
  409. +{
  410. + struct mtk_base_afe_dai *dai;
  411. +
  412. + dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
  413. + if (!dai)
  414. + return -ENOMEM;
  415. +
  416. + list_add(&dai->list, &afe->sub_dais);
  417. +
  418. + dai->dai_drivers = mtk_dai_etdm_driver;
  419. + dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_etdm_driver);
  420. +
  421. + dai->dapm_widgets = mtk_dai_etdm_widgets;
  422. + dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_etdm_widgets);
  423. + dai->dapm_routes = mtk_dai_etdm_routes;
  424. + dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_etdm_routes);
  425. +
  426. + return 0;
  427. +}