050-ox820-remove-left-overs.patch 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263
  1. From 552ed4955c1fee1109bf5ba137dc35a411a1448c Mon Sep 17 00:00:00 2001
  2. From: Daniel Golle <[email protected]>
  3. Date: Fri, 1 Jun 2018 02:41:15 +0200
  4. Subject: [PATCH] arm: ox820: remove left-overs
  5. Signed-off-by: Daniel Golle <[email protected]>
  6. ---
  7. drivers/clk/clk-oxnas.c | 2 --
  8. include/dt-bindings/clock/oxsemi,ox820.h | 32 +++++++++++-------------
  9. 2 files changed, 14 insertions(+), 20 deletions(-)
  10. --- a/drivers/clk/clk-oxnas.c
  11. +++ b/drivers/clk/clk-oxnas.c
  12. @@ -29,8 +29,6 @@ struct oxnas_stdclk_data {
  13. struct clk_hw_onecell_data *onecell_data;
  14. struct clk_oxnas_gate **gates;
  15. unsigned int ngates;
  16. - struct clk_oxnas_pll **plls;
  17. - unsigned int nplls;
  18. };
  19. /* Regmap offsets */
  20. --- a/include/dt-bindings/clock/oxsemi,ox820.h
  21. +++ b/include/dt-bindings/clock/oxsemi,ox820.h
  22. @@ -6,24 +6,20 @@
  23. #ifndef DT_CLOCK_OXSEMI_OX820_H
  24. #define DT_CLOCK_OXSEMI_OX820_H
  25. -/* PLLs */
  26. -#define CLK_820_PLLA 0
  27. -#define CLK_820_PLLB 1
  28. -
  29. /* Gate Clocks */
  30. -#define CLK_820_LEON 2
  31. -#define CLK_820_DMA_SGDMA 3
  32. -#define CLK_820_CIPHER 4
  33. -#define CLK_820_SD 5
  34. -#define CLK_820_SATA 6
  35. -#define CLK_820_AUDIO 7
  36. -#define CLK_820_USBMPH 8
  37. -#define CLK_820_ETHA 9
  38. -#define CLK_820_PCIEA 10
  39. -#define CLK_820_NAND 11
  40. -#define CLK_820_PCIEB 12
  41. -#define CLK_820_ETHB 13
  42. -#define CLK_820_REF600 14
  43. -#define CLK_820_USBDEV 15
  44. +#define CLK_820_LEON 0
  45. +#define CLK_820_DMA_SGDMA 1
  46. +#define CLK_820_CIPHER 2
  47. +#define CLK_820_SD 3
  48. +#define CLK_820_SATA 4
  49. +#define CLK_820_AUDIO 5
  50. +#define CLK_820_USBMPH 6
  51. +#define CLK_820_ETHA 7
  52. +#define CLK_820_PCIEA 8
  53. +#define CLK_820_NAND 9
  54. +#define CLK_820_PCIEB 10
  55. +#define CLK_820_ETHB 11
  56. +#define CLK_820_REF600 12
  57. +#define CLK_820_USBDEV 13
  58. #endif /* DT_CLOCK_OXSEMI_OX820_H */