0036-soc-starfive-Add-StarFive-JH71XX-pmu-driver.patch 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. From 3e3b85a1064b07a5107504af1e8f0a42ff9d1fc1 Mon Sep 17 00:00:00 2001
  2. From: Walker Chen <[email protected]>
  3. Date: Thu, 19 Jan 2023 17:44:47 +0800
  4. Subject: [PATCH 036/122] soc: starfive: Add StarFive JH71XX pmu driver
  5. Add pmu driver for the StarFive JH71XX SoC.
  6. As the power domains provider, the Power Management Unit (PMU) is
  7. designed for including multiple PM domains that can be used for power
  8. gating of selected IP blocks for power saving by reduced leakage
  9. current. It accepts software encourage command to switch the power mode
  10. of SoC.
  11. Signed-off-by: Walker Chen <[email protected]>
  12. Reviewed-by: Conor Dooley <[email protected]>
  13. Reviewed-by: Heiko Stuebner <[email protected]>
  14. ---
  15. MAINTAINERS | 14 ++
  16. drivers/soc/Kconfig | 1 +
  17. drivers/soc/Makefile | 1 +
  18. drivers/soc/starfive/Kconfig | 12 +
  19. drivers/soc/starfive/Makefile | 3 +
  20. drivers/soc/starfive/jh71xx_pmu.c | 383 ++++++++++++++++++++++++++++++
  21. 6 files changed, 414 insertions(+)
  22. create mode 100644 drivers/soc/starfive/Kconfig
  23. create mode 100644 drivers/soc/starfive/Makefile
  24. create mode 100644 drivers/soc/starfive/jh71xx_pmu.c
  25. --- a/MAINTAINERS
  26. +++ b/MAINTAINERS
  27. @@ -19689,6 +19689,20 @@ F: Documentation/devicetree/bindings/res
  28. F: drivers/reset/starfive/reset-starfive-jh71*
  29. F: include/dt-bindings/reset/starfive?jh71*.h
  30. +STARFIVE SOC DRIVER
  31. +M: Conor Dooley <[email protected]>
  32. +S: Maintained
  33. +T: git https://git.kernel.org/pub/scm/linux/kernel/git/conor/linux.git/
  34. +F: drivers/soc/starfive/
  35. +F: include/soc/starfive/
  36. +
  37. +STARFIVE JH71XX PMU CONTROLLER DRIVER
  38. +M: Walker Chen <[email protected]>
  39. +S: Supported
  40. +F: Documentation/devicetree/bindings/power/starfive*
  41. +F: drivers/soc/starfive/jh71xx_pmu.c
  42. +F: include/dt-bindings/power/starfive,jh7110-pmu.h
  43. +
  44. STATIC BRANCH/CALL
  45. M: Peter Zijlstra <[email protected]>
  46. M: Josh Poimboeuf <[email protected]>
  47. --- a/drivers/soc/Kconfig
  48. +++ b/drivers/soc/Kconfig
  49. @@ -21,6 +21,7 @@ source "drivers/soc/renesas/Kconfig"
  50. source "drivers/soc/rockchip/Kconfig"
  51. source "drivers/soc/samsung/Kconfig"
  52. source "drivers/soc/sifive/Kconfig"
  53. +source "drivers/soc/starfive/Kconfig"
  54. source "drivers/soc/sunxi/Kconfig"
  55. source "drivers/soc/tegra/Kconfig"
  56. source "drivers/soc/ti/Kconfig"
  57. --- a/drivers/soc/Makefile
  58. +++ b/drivers/soc/Makefile
  59. @@ -27,6 +27,7 @@ obj-y += renesas/
  60. obj-y += rockchip/
  61. obj-$(CONFIG_SOC_SAMSUNG) += samsung/
  62. obj-$(CONFIG_SOC_SIFIVE) += sifive/
  63. +obj-$(CONFIG_SOC_STARFIVE) += starfive/
  64. obj-y += sunxi/
  65. obj-$(CONFIG_ARCH_TEGRA) += tegra/
  66. obj-y += ti/
  67. --- /dev/null
  68. +++ b/drivers/soc/starfive/Kconfig
  69. @@ -0,0 +1,12 @@
  70. +# SPDX-License-Identifier: GPL-2.0
  71. +
  72. +config JH71XX_PMU
  73. + bool "Support PMU for StarFive JH71XX Soc"
  74. + depends on PM
  75. + depends on SOC_STARFIVE || COMPILE_TEST
  76. + default SOC_STARFIVE
  77. + select PM_GENERIC_DOMAINS
  78. + help
  79. + Say 'y' here to enable support power domain support.
  80. + In order to meet low power requirements, a Power Management Unit (PMU)
  81. + is designed for controlling power resources in StarFive JH71XX SoCs.
  82. --- /dev/null
  83. +++ b/drivers/soc/starfive/Makefile
  84. @@ -0,0 +1,3 @@
  85. +# SPDX-License-Identifier: GPL-2.0
  86. +
  87. +obj-$(CONFIG_JH71XX_PMU) += jh71xx_pmu.o
  88. --- /dev/null
  89. +++ b/drivers/soc/starfive/jh71xx_pmu.c
  90. @@ -0,0 +1,383 @@
  91. +// SPDX-License-Identifier: GPL-2.0-or-later
  92. +/*
  93. + * StarFive JH71XX PMU (Power Management Unit) Controller Driver
  94. + *
  95. + * Copyright (C) 2022 StarFive Technology Co., Ltd.
  96. + */
  97. +
  98. +#include <linux/interrupt.h>
  99. +#include <linux/io.h>
  100. +#include <linux/iopoll.h>
  101. +#include <linux/module.h>
  102. +#include <linux/of.h>
  103. +#include <linux/of_device.h>
  104. +#include <linux/platform_device.h>
  105. +#include <linux/pm_domain.h>
  106. +#include <dt-bindings/power/starfive,jh7110-pmu.h>
  107. +
  108. +/* register offset */
  109. +#define JH71XX_PMU_SW_TURN_ON_POWER 0x0C
  110. +#define JH71XX_PMU_SW_TURN_OFF_POWER 0x10
  111. +#define JH71XX_PMU_SW_ENCOURAGE 0x44
  112. +#define JH71XX_PMU_TIMER_INT_MASK 0x48
  113. +#define JH71XX_PMU_CURR_POWER_MODE 0x80
  114. +#define JH71XX_PMU_EVENT_STATUS 0x88
  115. +#define JH71XX_PMU_INT_STATUS 0x8C
  116. +
  117. +/* sw encourage cfg */
  118. +#define JH71XX_PMU_SW_ENCOURAGE_EN_LO 0x05
  119. +#define JH71XX_PMU_SW_ENCOURAGE_EN_HI 0x50
  120. +#define JH71XX_PMU_SW_ENCOURAGE_DIS_LO 0x0A
  121. +#define JH71XX_PMU_SW_ENCOURAGE_DIS_HI 0xA0
  122. +#define JH71XX_PMU_SW_ENCOURAGE_ON 0xFF
  123. +
  124. +/* pmu int status */
  125. +#define JH71XX_PMU_INT_SEQ_DONE BIT(0)
  126. +#define JH71XX_PMU_INT_HW_REQ BIT(1)
  127. +#define JH71XX_PMU_INT_SW_FAIL GENMASK(3, 2)
  128. +#define JH71XX_PMU_INT_HW_FAIL GENMASK(5, 4)
  129. +#define JH71XX_PMU_INT_PCH_FAIL GENMASK(8, 6)
  130. +#define JH71XX_PMU_INT_ALL_MASK GENMASK(8, 0)
  131. +
  132. +/*
  133. + * The time required for switching power status is based on the time
  134. + * to turn on the largest domain's power, which is at microsecond level
  135. + */
  136. +#define JH71XX_PMU_TIMEOUT_US 100
  137. +
  138. +struct jh71xx_domain_info {
  139. + const char * const name;
  140. + unsigned int flags;
  141. + u8 bit;
  142. +};
  143. +
  144. +struct jh71xx_pmu_match_data {
  145. + const struct jh71xx_domain_info *domain_info;
  146. + int num_domains;
  147. +};
  148. +
  149. +struct jh71xx_pmu {
  150. + struct device *dev;
  151. + const struct jh71xx_pmu_match_data *match_data;
  152. + void __iomem *base;
  153. + struct generic_pm_domain **genpd;
  154. + struct genpd_onecell_data genpd_data;
  155. + int irq;
  156. + spinlock_t lock; /* protects pmu reg */
  157. +};
  158. +
  159. +struct jh71xx_pmu_dev {
  160. + const struct jh71xx_domain_info *domain_info;
  161. + struct jh71xx_pmu *pmu;
  162. + struct generic_pm_domain genpd;
  163. +};
  164. +
  165. +static int jh71xx_pmu_get_state(struct jh71xx_pmu_dev *pmd, u32 mask, bool *is_on)
  166. +{
  167. + struct jh71xx_pmu *pmu = pmd->pmu;
  168. +
  169. + if (!mask)
  170. + return -EINVAL;
  171. +
  172. + *is_on = readl(pmu->base + JH71XX_PMU_CURR_POWER_MODE) & mask;
  173. +
  174. + return 0;
  175. +}
  176. +
  177. +static int jh71xx_pmu_set_state(struct jh71xx_pmu_dev *pmd, u32 mask, bool on)
  178. +{
  179. + struct jh71xx_pmu *pmu = pmd->pmu;
  180. + unsigned long flags;
  181. + u32 val;
  182. + u32 mode;
  183. + u32 encourage_lo;
  184. + u32 encourage_hi;
  185. + bool is_on;
  186. + int ret;
  187. +
  188. + ret = jh71xx_pmu_get_state(pmd, mask, &is_on);
  189. + if (ret) {
  190. + dev_dbg(pmu->dev, "unable to get current state for %s\n",
  191. + pmd->genpd.name);
  192. + return ret;
  193. + }
  194. +
  195. + if (is_on == on) {
  196. + dev_dbg(pmu->dev, "pm domain [%s] is already %sable status.\n",
  197. + pmd->genpd.name, on ? "en" : "dis");
  198. + return 0;
  199. + }
  200. +
  201. + spin_lock_irqsave(&pmu->lock, flags);
  202. +
  203. + /*
  204. + * The PMU accepts software encourage to switch power mode in the following 2 steps:
  205. + *
  206. + * 1.Configure the register SW_TURN_ON_POWER (offset 0x0c) by writing 1 to
  207. + * the bit corresponding to the power domain that will be turned on
  208. + * and writing 0 to the others.
  209. + * Likewise, configure the register SW_TURN_OFF_POWER (offset 0x10) by
  210. + * writing 1 to the bit corresponding to the power domain that will be
  211. + * turned off and writing 0 to the others.
  212. + */
  213. + if (on) {
  214. + mode = JH71XX_PMU_SW_TURN_ON_POWER;
  215. + encourage_lo = JH71XX_PMU_SW_ENCOURAGE_EN_LO;
  216. + encourage_hi = JH71XX_PMU_SW_ENCOURAGE_EN_HI;
  217. + } else {
  218. + mode = JH71XX_PMU_SW_TURN_OFF_POWER;
  219. + encourage_lo = JH71XX_PMU_SW_ENCOURAGE_DIS_LO;
  220. + encourage_hi = JH71XX_PMU_SW_ENCOURAGE_DIS_HI;
  221. + }
  222. +
  223. + writel(mask, pmu->base + mode);
  224. +
  225. + /*
  226. + * 2.Write SW encourage command sequence to the Software Encourage Reg (offset 0x44)
  227. + * First write SW_MODE_ENCOURAGE_ON to JH71XX_PMU_SW_ENCOURAGE. This will reset
  228. + * the state machine which parses the command sequence. This register must be
  229. + * written every time software wants to power on/off a domain.
  230. + * Then write the lower bits of the command sequence, followed by the upper
  231. + * bits. The sequence differs between powering on & off a domain.
  232. + */
  233. + writel(JH71XX_PMU_SW_ENCOURAGE_ON, pmu->base + JH71XX_PMU_SW_ENCOURAGE);
  234. + writel(encourage_lo, pmu->base + JH71XX_PMU_SW_ENCOURAGE);
  235. + writel(encourage_hi, pmu->base + JH71XX_PMU_SW_ENCOURAGE);
  236. +
  237. + spin_unlock_irqrestore(&pmu->lock, flags);
  238. +
  239. + /* Wait for the power domain bit to be enabled / disabled */
  240. + if (on) {
  241. + ret = readl_poll_timeout_atomic(pmu->base + JH71XX_PMU_CURR_POWER_MODE,
  242. + val, val & mask,
  243. + 1, JH71XX_PMU_TIMEOUT_US);
  244. + } else {
  245. + ret = readl_poll_timeout_atomic(pmu->base + JH71XX_PMU_CURR_POWER_MODE,
  246. + val, !(val & mask),
  247. + 1, JH71XX_PMU_TIMEOUT_US);
  248. + }
  249. +
  250. + if (ret) {
  251. + dev_err(pmu->dev, "%s: failed to power %s\n",
  252. + pmd->genpd.name, on ? "on" : "off");
  253. + return -ETIMEDOUT;
  254. + }
  255. +
  256. + return 0;
  257. +}
  258. +
  259. +static int jh71xx_pmu_on(struct generic_pm_domain *genpd)
  260. +{
  261. + struct jh71xx_pmu_dev *pmd = container_of(genpd,
  262. + struct jh71xx_pmu_dev, genpd);
  263. + u32 pwr_mask = BIT(pmd->domain_info->bit);
  264. +
  265. + return jh71xx_pmu_set_state(pmd, pwr_mask, true);
  266. +}
  267. +
  268. +static int jh71xx_pmu_off(struct generic_pm_domain *genpd)
  269. +{
  270. + struct jh71xx_pmu_dev *pmd = container_of(genpd,
  271. + struct jh71xx_pmu_dev, genpd);
  272. + u32 pwr_mask = BIT(pmd->domain_info->bit);
  273. +
  274. + return jh71xx_pmu_set_state(pmd, pwr_mask, false);
  275. +}
  276. +
  277. +static void jh71xx_pmu_int_enable(struct jh71xx_pmu *pmu, u32 mask, bool enable)
  278. +{
  279. + u32 val;
  280. + unsigned long flags;
  281. +
  282. + spin_lock_irqsave(&pmu->lock, flags);
  283. + val = readl(pmu->base + JH71XX_PMU_TIMER_INT_MASK);
  284. +
  285. + if (enable)
  286. + val &= ~mask;
  287. + else
  288. + val |= mask;
  289. +
  290. + writel(val, pmu->base + JH71XX_PMU_TIMER_INT_MASK);
  291. + spin_unlock_irqrestore(&pmu->lock, flags);
  292. +}
  293. +
  294. +static irqreturn_t jh71xx_pmu_interrupt(int irq, void *data)
  295. +{
  296. + struct jh71xx_pmu *pmu = data;
  297. + u32 val;
  298. +
  299. + val = readl(pmu->base + JH71XX_PMU_INT_STATUS);
  300. +
  301. + if (val & JH71XX_PMU_INT_SEQ_DONE)
  302. + dev_dbg(pmu->dev, "sequence done.\n");
  303. + if (val & JH71XX_PMU_INT_HW_REQ)
  304. + dev_dbg(pmu->dev, "hardware encourage requestion.\n");
  305. + if (val & JH71XX_PMU_INT_SW_FAIL)
  306. + dev_err(pmu->dev, "software encourage fail.\n");
  307. + if (val & JH71XX_PMU_INT_HW_FAIL)
  308. + dev_err(pmu->dev, "hardware encourage fail.\n");
  309. + if (val & JH71XX_PMU_INT_PCH_FAIL)
  310. + dev_err(pmu->dev, "p-channel fail event.\n");
  311. +
  312. + /* clear interrupts */
  313. + writel(val, pmu->base + JH71XX_PMU_INT_STATUS);
  314. + writel(val, pmu->base + JH71XX_PMU_EVENT_STATUS);
  315. +
  316. + return IRQ_HANDLED;
  317. +}
  318. +
  319. +static int jh71xx_pmu_init_domain(struct jh71xx_pmu *pmu, int index)
  320. +{
  321. + struct jh71xx_pmu_dev *pmd;
  322. + u32 pwr_mask;
  323. + int ret;
  324. + bool is_on = false;
  325. +
  326. + pmd = devm_kzalloc(pmu->dev, sizeof(*pmd), GFP_KERNEL);
  327. + if (!pmd)
  328. + return -ENOMEM;
  329. +
  330. + pmd->domain_info = &pmu->match_data->domain_info[index];
  331. + pmd->pmu = pmu;
  332. + pwr_mask = BIT(pmd->domain_info->bit);
  333. +
  334. + pmd->genpd.name = pmd->domain_info->name;
  335. + pmd->genpd.flags = pmd->domain_info->flags;
  336. +
  337. + ret = jh71xx_pmu_get_state(pmd, pwr_mask, &is_on);
  338. + if (ret)
  339. + dev_warn(pmu->dev, "unable to get current state for %s\n",
  340. + pmd->genpd.name);
  341. +
  342. + pmd->genpd.power_on = jh71xx_pmu_on;
  343. + pmd->genpd.power_off = jh71xx_pmu_off;
  344. + pm_genpd_init(&pmd->genpd, NULL, !is_on);
  345. +
  346. + pmu->genpd_data.domains[index] = &pmd->genpd;
  347. +
  348. + return 0;
  349. +}
  350. +
  351. +static int jh71xx_pmu_probe(struct platform_device *pdev)
  352. +{
  353. + struct device *dev = &pdev->dev;
  354. + struct device_node *np = dev->of_node;
  355. + const struct jh71xx_pmu_match_data *match_data;
  356. + struct jh71xx_pmu *pmu;
  357. + unsigned int i;
  358. + int ret;
  359. +
  360. + pmu = devm_kzalloc(dev, sizeof(*pmu), GFP_KERNEL);
  361. + if (!pmu)
  362. + return -ENOMEM;
  363. +
  364. + pmu->base = devm_platform_ioremap_resource(pdev, 0);
  365. + if (IS_ERR(pmu->base))
  366. + return PTR_ERR(pmu->base);
  367. +
  368. + pmu->irq = platform_get_irq(pdev, 0);
  369. + if (pmu->irq < 0)
  370. + return pmu->irq;
  371. +
  372. + ret = devm_request_irq(dev, pmu->irq, jh71xx_pmu_interrupt,
  373. + 0, pdev->name, pmu);
  374. + if (ret)
  375. + dev_err(dev, "failed to request irq\n");
  376. +
  377. + match_data = of_device_get_match_data(dev);
  378. + if (!match_data)
  379. + return -EINVAL;
  380. +
  381. + pmu->genpd = devm_kcalloc(dev, match_data->num_domains,
  382. + sizeof(struct generic_pm_domain *),
  383. + GFP_KERNEL);
  384. + if (!pmu->genpd)
  385. + return -ENOMEM;
  386. +
  387. + pmu->dev = dev;
  388. + pmu->match_data = match_data;
  389. + pmu->genpd_data.domains = pmu->genpd;
  390. + pmu->genpd_data.num_domains = match_data->num_domains;
  391. +
  392. + for (i = 0; i < match_data->num_domains; i++) {
  393. + ret = jh71xx_pmu_init_domain(pmu, i);
  394. + if (ret) {
  395. + dev_err(dev, "failed to initialize power domain\n");
  396. + return ret;
  397. + }
  398. + }
  399. +
  400. + spin_lock_init(&pmu->lock);
  401. + jh71xx_pmu_int_enable(pmu, JH71XX_PMU_INT_ALL_MASK & ~JH71XX_PMU_INT_PCH_FAIL, true);
  402. +
  403. + ret = of_genpd_add_provider_onecell(np, &pmu->genpd_data);
  404. + if (ret) {
  405. + dev_err(dev, "failed to register genpd driver: %d\n", ret);
  406. + return ret;
  407. + }
  408. +
  409. + dev_dbg(dev, "registered %u power domains\n", i);
  410. +
  411. + return 0;
  412. +}
  413. +
  414. +static const struct jh71xx_domain_info jh7110_power_domains[] = {
  415. + [JH7110_PD_SYSTOP] = {
  416. + .name = "SYSTOP",
  417. + .bit = 0,
  418. + .flags = GENPD_FLAG_ALWAYS_ON,
  419. + },
  420. + [JH7110_PD_CPU] = {
  421. + .name = "CPU",
  422. + .bit = 1,
  423. + .flags = GENPD_FLAG_ALWAYS_ON,
  424. + },
  425. + [JH7110_PD_GPUA] = {
  426. + .name = "GPUA",
  427. + .bit = 2,
  428. + },
  429. + [JH7110_PD_VDEC] = {
  430. + .name = "VDEC",
  431. + .bit = 3,
  432. + },
  433. + [JH7110_PD_VOUT] = {
  434. + .name = "VOUT",
  435. + .bit = 4,
  436. + },
  437. + [JH7110_PD_ISP] = {
  438. + .name = "ISP",
  439. + .bit = 5,
  440. + },
  441. + [JH7110_PD_VENC] = {
  442. + .name = "VENC",
  443. + .bit = 6,
  444. + },
  445. +};
  446. +
  447. +static const struct jh71xx_pmu_match_data jh7110_pmu = {
  448. + .num_domains = ARRAY_SIZE(jh7110_power_domains),
  449. + .domain_info = jh7110_power_domains,
  450. +};
  451. +
  452. +static const struct of_device_id jh71xx_pmu_of_match[] = {
  453. + {
  454. + .compatible = "starfive,jh7110-pmu",
  455. + .data = (void *)&jh7110_pmu,
  456. + }, {
  457. + /* sentinel */
  458. + }
  459. +};
  460. +
  461. +static struct platform_driver jh71xx_pmu_driver = {
  462. + .probe = jh71xx_pmu_probe,
  463. + .driver = {
  464. + .name = "jh71xx-pmu",
  465. + .of_match_table = jh71xx_pmu_of_match,
  466. + .suppress_bind_attrs = true,
  467. + },
  468. +};
  469. +builtin_platform_driver(jh71xx_pmu_driver);
  470. +
  471. +MODULE_AUTHOR("Walker Chen <[email protected]>");
  472. +MODULE_DESCRIPTION("StarFive JH71XX PMU Driver");
  473. +MODULE_LICENSE("GPL");