12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091 |
- From 8559b2db6aecbee62cf9e02c17349379d72edcfb Mon Sep 17 00:00:00 2001
- From: Xingyu Wu <[email protected]>
- Date: Tue, 14 Mar 2023 21:24:35 +0800
- Subject: [PATCH 104/122] dt-bindings: watchdog: Add watchdog for StarFive
- JH7100 and JH7110
- Add bindings to describe the watchdog for the StarFive JH7100/JH7110 SoC.
- And Use JH7100 as first StarFive SoC with watchdog.
- Signed-off-by: Xingyu Wu <[email protected]>
- Reviewed-by: Krzysztof Kozlowski <[email protected]>
- Reviewed-by: Guenter Roeck <[email protected]>
- ---
- .../watchdog/starfive,jh7100-wdt.yaml | 71 +++++++++++++++++++
- 1 file changed, 71 insertions(+)
- create mode 100644 Documentation/devicetree/bindings/watchdog/starfive,jh7100-wdt.yaml
- --- /dev/null
- +++ b/Documentation/devicetree/bindings/watchdog/starfive,jh7100-wdt.yaml
- @@ -0,0 +1,71 @@
- +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
- +%YAML 1.2
- +---
- +$id: http://devicetree.org/schemas/watchdog/starfive,jh7100-wdt.yaml#
- +$schema: http://devicetree.org/meta-schemas/core.yaml#
- +
- +title: StarFive Watchdog for JH7100 and JH7110 SoC
- +
- +maintainers:
- + - Xingyu Wu <[email protected]>
- + - Samin Guo <[email protected]>
- +
- +description:
- + The JH7100 and JH7110 watchdog both are 32 bit counters. JH7100 watchdog
- + has only one timeout phase and reboots. And JH7110 watchdog has two
- + timeout phases. At the first phase, the signal of watchdog interrupt
- + output(WDOGINT) will rise when counter is 0. The counter will reload
- + the timeout value. And then, if counter decreases to 0 again and WDOGINT
- + isn't cleared, the watchdog will reset the system unless the watchdog
- + reset is disabled.
- +
- +allOf:
- + - $ref: watchdog.yaml#
- +
- +properties:
- + compatible:
- + enum:
- + - starfive,jh7100-wdt
- + - starfive,jh7110-wdt
- +
- + reg:
- + maxItems: 1
- +
- + interrupts:
- + maxItems: 1
- +
- + clocks:
- + items:
- + - description: APB clock
- + - description: Core clock
- +
- + clock-names:
- + items:
- + - const: apb
- + - const: core
- +
- + resets:
- + items:
- + - description: APB reset
- + - description: Core reset
- +
- +required:
- + - compatible
- + - reg
- + - clocks
- + - clock-names
- + - resets
- +
- +unevaluatedProperties: false
- +
- +examples:
- + - |
- + watchdog@12480000 {
- + compatible = "starfive,jh7100-wdt";
- + reg = <0x12480000 0x10000>;
- + clocks = <&clk 171>,
- + <&clk 172>;
- + clock-names = "apb", "core";
- + resets = <&rst 99>,
- + <&rst 100>;
- + };
|