2
0

0001-dt-bindings-clock-Add-StarFive-JH7110-system-clock-a.patch 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. From c960c73ee9fdaae51fcd8a14d44d576b1cf522b7 Mon Sep 17 00:00:00 2001
  2. From: Emil Renner Berthing <[email protected]>
  3. Date: Sat, 1 Apr 2023 19:19:13 +0800
  4. Subject: [PATCH 001/122] dt-bindings: clock: Add StarFive JH7110 system clock
  5. and reset generator
  6. Add bindings for the system clock and reset generator (SYSCRG) on the
  7. JH7110 RISC-V SoC by StarFive Ltd.
  8. Reviewed-by: Conor Dooley <[email protected]>
  9. Reviewed-by: Rob Herring <[email protected]>
  10. Reviewed-by: Emil Renner Berthing <[email protected]>
  11. Signed-off-by: Emil Renner Berthing <[email protected]>
  12. Signed-off-by: Hal Feng <[email protected]>
  13. Signed-off-by: Conor Dooley <[email protected]>
  14. ---
  15. .../clock/starfive,jh7110-syscrg.yaml | 104 +++++++++
  16. .../dt-bindings/clock/starfive,jh7110-crg.h | 203 ++++++++++++++++++
  17. .../dt-bindings/reset/starfive,jh7110-crg.h | 142 ++++++++++++
  18. 3 files changed, 449 insertions(+)
  19. create mode 100644 Documentation/devicetree/bindings/clock/starfive,jh7110-syscrg.yaml
  20. create mode 100644 include/dt-bindings/clock/starfive,jh7110-crg.h
  21. create mode 100644 include/dt-bindings/reset/starfive,jh7110-crg.h
  22. --- /dev/null
  23. +++ b/Documentation/devicetree/bindings/clock/starfive,jh7110-syscrg.yaml
  24. @@ -0,0 +1,104 @@
  25. +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
  26. +%YAML 1.2
  27. +---
  28. +$id: http://devicetree.org/schemas/clock/starfive,jh7110-syscrg.yaml#
  29. +$schema: http://devicetree.org/meta-schemas/core.yaml#
  30. +
  31. +title: StarFive JH7110 System Clock and Reset Generator
  32. +
  33. +maintainers:
  34. + - Emil Renner Berthing <[email protected]>
  35. +
  36. +properties:
  37. + compatible:
  38. + const: starfive,jh7110-syscrg
  39. +
  40. + reg:
  41. + maxItems: 1
  42. +
  43. + clocks:
  44. + oneOf:
  45. + - items:
  46. + - description: Main Oscillator (24 MHz)
  47. + - description: GMAC1 RMII reference or GMAC1 RGMII RX
  48. + - description: External I2S TX bit clock
  49. + - description: External I2S TX left/right channel clock
  50. + - description: External I2S RX bit clock
  51. + - description: External I2S RX left/right channel clock
  52. + - description: External TDM clock
  53. + - description: External audio master clock
  54. +
  55. + - items:
  56. + - description: Main Oscillator (24 MHz)
  57. + - description: GMAC1 RMII reference
  58. + - description: GMAC1 RGMII RX
  59. + - description: External I2S TX bit clock
  60. + - description: External I2S TX left/right channel clock
  61. + - description: External I2S RX bit clock
  62. + - description: External I2S RX left/right channel clock
  63. + - description: External TDM clock
  64. + - description: External audio master clock
  65. +
  66. + clock-names:
  67. + oneOf:
  68. + - items:
  69. + - const: osc
  70. + - enum:
  71. + - gmac1_rmii_refin
  72. + - gmac1_rgmii_rxin
  73. + - const: i2stx_bclk_ext
  74. + - const: i2stx_lrck_ext
  75. + - const: i2srx_bclk_ext
  76. + - const: i2srx_lrck_ext
  77. + - const: tdm_ext
  78. + - const: mclk_ext
  79. +
  80. + - items:
  81. + - const: osc
  82. + - const: gmac1_rmii_refin
  83. + - const: gmac1_rgmii_rxin
  84. + - const: i2stx_bclk_ext
  85. + - const: i2stx_lrck_ext
  86. + - const: i2srx_bclk_ext
  87. + - const: i2srx_lrck_ext
  88. + - const: tdm_ext
  89. + - const: mclk_ext
  90. +
  91. + '#clock-cells':
  92. + const: 1
  93. + description:
  94. + See <dt-bindings/clock/starfive,jh7110-crg.h> for valid indices.
  95. +
  96. + '#reset-cells':
  97. + const: 1
  98. + description:
  99. + See <dt-bindings/reset/starfive,jh7110-crg.h> for valid indices.
  100. +
  101. +required:
  102. + - compatible
  103. + - reg
  104. + - clocks
  105. + - clock-names
  106. + - '#clock-cells'
  107. + - '#reset-cells'
  108. +
  109. +additionalProperties: false
  110. +
  111. +examples:
  112. + - |
  113. + clock-controller@13020000 {
  114. + compatible = "starfive,jh7110-syscrg";
  115. + reg = <0x13020000 0x10000>;
  116. + clocks = <&osc>, <&gmac1_rmii_refin>,
  117. + <&gmac1_rgmii_rxin>,
  118. + <&i2stx_bclk_ext>, <&i2stx_lrck_ext>,
  119. + <&i2srx_bclk_ext>, <&i2srx_lrck_ext>,
  120. + <&tdm_ext>, <&mclk_ext>;
  121. + clock-names = "osc", "gmac1_rmii_refin",
  122. + "gmac1_rgmii_rxin",
  123. + "i2stx_bclk_ext", "i2stx_lrck_ext",
  124. + "i2srx_bclk_ext", "i2srx_lrck_ext",
  125. + "tdm_ext", "mclk_ext";
  126. + #clock-cells = <1>;
  127. + #reset-cells = <1>;
  128. + };
  129. --- /dev/null
  130. +++ b/include/dt-bindings/clock/starfive,jh7110-crg.h
  131. @@ -0,0 +1,203 @@
  132. +/* SPDX-License-Identifier: GPL-2.0 OR MIT */
  133. +/*
  134. + * Copyright 2022 Emil Renner Berthing <[email protected]>
  135. + */
  136. +
  137. +#ifndef __DT_BINDINGS_CLOCK_STARFIVE_JH7110_CRG_H__
  138. +#define __DT_BINDINGS_CLOCK_STARFIVE_JH7110_CRG_H__
  139. +
  140. +/* SYSCRG clocks */
  141. +#define JH7110_SYSCLK_CPU_ROOT 0
  142. +#define JH7110_SYSCLK_CPU_CORE 1
  143. +#define JH7110_SYSCLK_CPU_BUS 2
  144. +#define JH7110_SYSCLK_GPU_ROOT 3
  145. +#define JH7110_SYSCLK_PERH_ROOT 4
  146. +#define JH7110_SYSCLK_BUS_ROOT 5
  147. +#define JH7110_SYSCLK_NOCSTG_BUS 6
  148. +#define JH7110_SYSCLK_AXI_CFG0 7
  149. +#define JH7110_SYSCLK_STG_AXIAHB 8
  150. +#define JH7110_SYSCLK_AHB0 9
  151. +#define JH7110_SYSCLK_AHB1 10
  152. +#define JH7110_SYSCLK_APB_BUS 11
  153. +#define JH7110_SYSCLK_APB0 12
  154. +#define JH7110_SYSCLK_PLL0_DIV2 13
  155. +#define JH7110_SYSCLK_PLL1_DIV2 14
  156. +#define JH7110_SYSCLK_PLL2_DIV2 15
  157. +#define JH7110_SYSCLK_AUDIO_ROOT 16
  158. +#define JH7110_SYSCLK_MCLK_INNER 17
  159. +#define JH7110_SYSCLK_MCLK 18
  160. +#define JH7110_SYSCLK_MCLK_OUT 19
  161. +#define JH7110_SYSCLK_ISP_2X 20
  162. +#define JH7110_SYSCLK_ISP_AXI 21
  163. +#define JH7110_SYSCLK_GCLK0 22
  164. +#define JH7110_SYSCLK_GCLK1 23
  165. +#define JH7110_SYSCLK_GCLK2 24
  166. +#define JH7110_SYSCLK_CORE 25
  167. +#define JH7110_SYSCLK_CORE1 26
  168. +#define JH7110_SYSCLK_CORE2 27
  169. +#define JH7110_SYSCLK_CORE3 28
  170. +#define JH7110_SYSCLK_CORE4 29
  171. +#define JH7110_SYSCLK_DEBUG 30
  172. +#define JH7110_SYSCLK_RTC_TOGGLE 31
  173. +#define JH7110_SYSCLK_TRACE0 32
  174. +#define JH7110_SYSCLK_TRACE1 33
  175. +#define JH7110_SYSCLK_TRACE2 34
  176. +#define JH7110_SYSCLK_TRACE3 35
  177. +#define JH7110_SYSCLK_TRACE4 36
  178. +#define JH7110_SYSCLK_TRACE_COM 37
  179. +#define JH7110_SYSCLK_NOC_BUS_CPU_AXI 38
  180. +#define JH7110_SYSCLK_NOC_BUS_AXICFG0_AXI 39
  181. +#define JH7110_SYSCLK_OSC_DIV2 40
  182. +#define JH7110_SYSCLK_PLL1_DIV4 41
  183. +#define JH7110_SYSCLK_PLL1_DIV8 42
  184. +#define JH7110_SYSCLK_DDR_BUS 43
  185. +#define JH7110_SYSCLK_DDR_AXI 44
  186. +#define JH7110_SYSCLK_GPU_CORE 45
  187. +#define JH7110_SYSCLK_GPU_CORE_CLK 46
  188. +#define JH7110_SYSCLK_GPU_SYS_CLK 47
  189. +#define JH7110_SYSCLK_GPU_APB 48
  190. +#define JH7110_SYSCLK_GPU_RTC_TOGGLE 49
  191. +#define JH7110_SYSCLK_NOC_BUS_GPU_AXI 50
  192. +#define JH7110_SYSCLK_ISP_TOP_CORE 51
  193. +#define JH7110_SYSCLK_ISP_TOP_AXI 52
  194. +#define JH7110_SYSCLK_NOC_BUS_ISP_AXI 53
  195. +#define JH7110_SYSCLK_HIFI4_CORE 54
  196. +#define JH7110_SYSCLK_HIFI4_AXI 55
  197. +#define JH7110_SYSCLK_AXI_CFG1_MAIN 56
  198. +#define JH7110_SYSCLK_AXI_CFG1_AHB 57
  199. +#define JH7110_SYSCLK_VOUT_SRC 58
  200. +#define JH7110_SYSCLK_VOUT_AXI 59
  201. +#define JH7110_SYSCLK_NOC_BUS_DISP_AXI 60
  202. +#define JH7110_SYSCLK_VOUT_TOP_AHB 61
  203. +#define JH7110_SYSCLK_VOUT_TOP_AXI 62
  204. +#define JH7110_SYSCLK_VOUT_TOP_HDMITX0_MCLK 63
  205. +#define JH7110_SYSCLK_VOUT_TOP_MIPIPHY_REF 64
  206. +#define JH7110_SYSCLK_JPEGC_AXI 65
  207. +#define JH7110_SYSCLK_CODAJ12_AXI 66
  208. +#define JH7110_SYSCLK_CODAJ12_CORE 67
  209. +#define JH7110_SYSCLK_CODAJ12_APB 68
  210. +#define JH7110_SYSCLK_VDEC_AXI 69
  211. +#define JH7110_SYSCLK_WAVE511_AXI 70
  212. +#define JH7110_SYSCLK_WAVE511_BPU 71
  213. +#define JH7110_SYSCLK_WAVE511_VCE 72
  214. +#define JH7110_SYSCLK_WAVE511_APB 73
  215. +#define JH7110_SYSCLK_VDEC_JPG 74
  216. +#define JH7110_SYSCLK_VDEC_MAIN 75
  217. +#define JH7110_SYSCLK_NOC_BUS_VDEC_AXI 76
  218. +#define JH7110_SYSCLK_VENC_AXI 77
  219. +#define JH7110_SYSCLK_WAVE420L_AXI 78
  220. +#define JH7110_SYSCLK_WAVE420L_BPU 79
  221. +#define JH7110_SYSCLK_WAVE420L_VCE 80
  222. +#define JH7110_SYSCLK_WAVE420L_APB 81
  223. +#define JH7110_SYSCLK_NOC_BUS_VENC_AXI 82
  224. +#define JH7110_SYSCLK_AXI_CFG0_MAIN_DIV 83
  225. +#define JH7110_SYSCLK_AXI_CFG0_MAIN 84
  226. +#define JH7110_SYSCLK_AXI_CFG0_HIFI4 85
  227. +#define JH7110_SYSCLK_AXIMEM2_AXI 86
  228. +#define JH7110_SYSCLK_QSPI_AHB 87
  229. +#define JH7110_SYSCLK_QSPI_APB 88
  230. +#define JH7110_SYSCLK_QSPI_REF_SRC 89
  231. +#define JH7110_SYSCLK_QSPI_REF 90
  232. +#define JH7110_SYSCLK_SDIO0_AHB 91
  233. +#define JH7110_SYSCLK_SDIO1_AHB 92
  234. +#define JH7110_SYSCLK_SDIO0_SDCARD 93
  235. +#define JH7110_SYSCLK_SDIO1_SDCARD 94
  236. +#define JH7110_SYSCLK_USB_125M 95
  237. +#define JH7110_SYSCLK_NOC_BUS_STG_AXI 96
  238. +#define JH7110_SYSCLK_GMAC1_AHB 97
  239. +#define JH7110_SYSCLK_GMAC1_AXI 98
  240. +#define JH7110_SYSCLK_GMAC_SRC 99
  241. +#define JH7110_SYSCLK_GMAC1_GTXCLK 100
  242. +#define JH7110_SYSCLK_GMAC1_RMII_RTX 101
  243. +#define JH7110_SYSCLK_GMAC1_PTP 102
  244. +#define JH7110_SYSCLK_GMAC1_RX 103
  245. +#define JH7110_SYSCLK_GMAC1_RX_INV 104
  246. +#define JH7110_SYSCLK_GMAC1_TX 105
  247. +#define JH7110_SYSCLK_GMAC1_TX_INV 106
  248. +#define JH7110_SYSCLK_GMAC1_GTXC 107
  249. +#define JH7110_SYSCLK_GMAC0_GTXCLK 108
  250. +#define JH7110_SYSCLK_GMAC0_PTP 109
  251. +#define JH7110_SYSCLK_GMAC_PHY 110
  252. +#define JH7110_SYSCLK_GMAC0_GTXC 111
  253. +#define JH7110_SYSCLK_IOMUX_APB 112
  254. +#define JH7110_SYSCLK_MAILBOX_APB 113
  255. +#define JH7110_SYSCLK_INT_CTRL_APB 114
  256. +#define JH7110_SYSCLK_CAN0_APB 115
  257. +#define JH7110_SYSCLK_CAN0_TIMER 116
  258. +#define JH7110_SYSCLK_CAN0_CAN 117
  259. +#define JH7110_SYSCLK_CAN1_APB 118
  260. +#define JH7110_SYSCLK_CAN1_TIMER 119
  261. +#define JH7110_SYSCLK_CAN1_CAN 120
  262. +#define JH7110_SYSCLK_PWM_APB 121
  263. +#define JH7110_SYSCLK_WDT_APB 122
  264. +#define JH7110_SYSCLK_WDT_CORE 123
  265. +#define JH7110_SYSCLK_TIMER_APB 124
  266. +#define JH7110_SYSCLK_TIMER0 125
  267. +#define JH7110_SYSCLK_TIMER1 126
  268. +#define JH7110_SYSCLK_TIMER2 127
  269. +#define JH7110_SYSCLK_TIMER3 128
  270. +#define JH7110_SYSCLK_TEMP_APB 129
  271. +#define JH7110_SYSCLK_TEMP_CORE 130
  272. +#define JH7110_SYSCLK_SPI0_APB 131
  273. +#define JH7110_SYSCLK_SPI1_APB 132
  274. +#define JH7110_SYSCLK_SPI2_APB 133
  275. +#define JH7110_SYSCLK_SPI3_APB 134
  276. +#define JH7110_SYSCLK_SPI4_APB 135
  277. +#define JH7110_SYSCLK_SPI5_APB 136
  278. +#define JH7110_SYSCLK_SPI6_APB 137
  279. +#define JH7110_SYSCLK_I2C0_APB 138
  280. +#define JH7110_SYSCLK_I2C1_APB 139
  281. +#define JH7110_SYSCLK_I2C2_APB 140
  282. +#define JH7110_SYSCLK_I2C3_APB 141
  283. +#define JH7110_SYSCLK_I2C4_APB 142
  284. +#define JH7110_SYSCLK_I2C5_APB 143
  285. +#define JH7110_SYSCLK_I2C6_APB 144
  286. +#define JH7110_SYSCLK_UART0_APB 145
  287. +#define JH7110_SYSCLK_UART0_CORE 146
  288. +#define JH7110_SYSCLK_UART1_APB 147
  289. +#define JH7110_SYSCLK_UART1_CORE 148
  290. +#define JH7110_SYSCLK_UART2_APB 149
  291. +#define JH7110_SYSCLK_UART2_CORE 150
  292. +#define JH7110_SYSCLK_UART3_APB 151
  293. +#define JH7110_SYSCLK_UART3_CORE 152
  294. +#define JH7110_SYSCLK_UART4_APB 153
  295. +#define JH7110_SYSCLK_UART4_CORE 154
  296. +#define JH7110_SYSCLK_UART5_APB 155
  297. +#define JH7110_SYSCLK_UART5_CORE 156
  298. +#define JH7110_SYSCLK_PWMDAC_APB 157
  299. +#define JH7110_SYSCLK_PWMDAC_CORE 158
  300. +#define JH7110_SYSCLK_SPDIF_APB 159
  301. +#define JH7110_SYSCLK_SPDIF_CORE 160
  302. +#define JH7110_SYSCLK_I2STX0_APB 161
  303. +#define JH7110_SYSCLK_I2STX0_BCLK_MST 162
  304. +#define JH7110_SYSCLK_I2STX0_BCLK_MST_INV 163
  305. +#define JH7110_SYSCLK_I2STX0_LRCK_MST 164
  306. +#define JH7110_SYSCLK_I2STX0_BCLK 165
  307. +#define JH7110_SYSCLK_I2STX0_BCLK_INV 166
  308. +#define JH7110_SYSCLK_I2STX0_LRCK 167
  309. +#define JH7110_SYSCLK_I2STX1_APB 168
  310. +#define JH7110_SYSCLK_I2STX1_BCLK_MST 169
  311. +#define JH7110_SYSCLK_I2STX1_BCLK_MST_INV 170
  312. +#define JH7110_SYSCLK_I2STX1_LRCK_MST 171
  313. +#define JH7110_SYSCLK_I2STX1_BCLK 172
  314. +#define JH7110_SYSCLK_I2STX1_BCLK_INV 173
  315. +#define JH7110_SYSCLK_I2STX1_LRCK 174
  316. +#define JH7110_SYSCLK_I2SRX_APB 175
  317. +#define JH7110_SYSCLK_I2SRX_BCLK_MST 176
  318. +#define JH7110_SYSCLK_I2SRX_BCLK_MST_INV 177
  319. +#define JH7110_SYSCLK_I2SRX_LRCK_MST 178
  320. +#define JH7110_SYSCLK_I2SRX_BCLK 179
  321. +#define JH7110_SYSCLK_I2SRX_BCLK_INV 180
  322. +#define JH7110_SYSCLK_I2SRX_LRCK 181
  323. +#define JH7110_SYSCLK_PDM_DMIC 182
  324. +#define JH7110_SYSCLK_PDM_APB 183
  325. +#define JH7110_SYSCLK_TDM_AHB 184
  326. +#define JH7110_SYSCLK_TDM_APB 185
  327. +#define JH7110_SYSCLK_TDM_INTERNAL 186
  328. +#define JH7110_SYSCLK_TDM_TDM 187
  329. +#define JH7110_SYSCLK_TDM_TDM_INV 188
  330. +#define JH7110_SYSCLK_JTAG_CERTIFICATION_TRNG 189
  331. +
  332. +#define JH7110_SYSCLK_END 190
  333. +
  334. +#endif /* __DT_BINDINGS_CLOCK_STARFIVE_JH7110_CRG_H__ */
  335. --- /dev/null
  336. +++ b/include/dt-bindings/reset/starfive,jh7110-crg.h
  337. @@ -0,0 +1,142 @@
  338. +/* SPDX-License-Identifier: GPL-2.0 OR MIT */
  339. +/*
  340. + * Copyright (C) 2022 Emil Renner Berthing <[email protected]>
  341. + */
  342. +
  343. +#ifndef __DT_BINDINGS_RESET_STARFIVE_JH7110_CRG_H__
  344. +#define __DT_BINDINGS_RESET_STARFIVE_JH7110_CRG_H__
  345. +
  346. +/* SYSCRG resets */
  347. +#define JH7110_SYSRST_JTAG_APB 0
  348. +#define JH7110_SYSRST_SYSCON_APB 1
  349. +#define JH7110_SYSRST_IOMUX_APB 2
  350. +#define JH7110_SYSRST_BUS 3
  351. +#define JH7110_SYSRST_DEBUG 4
  352. +#define JH7110_SYSRST_CORE0 5
  353. +#define JH7110_SYSRST_CORE1 6
  354. +#define JH7110_SYSRST_CORE2 7
  355. +#define JH7110_SYSRST_CORE3 8
  356. +#define JH7110_SYSRST_CORE4 9
  357. +#define JH7110_SYSRST_CORE0_ST 10
  358. +#define JH7110_SYSRST_CORE1_ST 11
  359. +#define JH7110_SYSRST_CORE2_ST 12
  360. +#define JH7110_SYSRST_CORE3_ST 13
  361. +#define JH7110_SYSRST_CORE4_ST 14
  362. +#define JH7110_SYSRST_TRACE0 15
  363. +#define JH7110_SYSRST_TRACE1 16
  364. +#define JH7110_SYSRST_TRACE2 17
  365. +#define JH7110_SYSRST_TRACE3 18
  366. +#define JH7110_SYSRST_TRACE4 19
  367. +#define JH7110_SYSRST_TRACE_COM 20
  368. +#define JH7110_SYSRST_GPU_APB 21
  369. +#define JH7110_SYSRST_GPU_DOMA 22
  370. +#define JH7110_SYSRST_NOC_BUS_APB 23
  371. +#define JH7110_SYSRST_NOC_BUS_AXICFG0_AXI 24
  372. +#define JH7110_SYSRST_NOC_BUS_CPU_AXI 25
  373. +#define JH7110_SYSRST_NOC_BUS_DISP_AXI 26
  374. +#define JH7110_SYSRST_NOC_BUS_GPU_AXI 27
  375. +#define JH7110_SYSRST_NOC_BUS_ISP_AXI 28
  376. +#define JH7110_SYSRST_NOC_BUS_DDRC 29
  377. +#define JH7110_SYSRST_NOC_BUS_STG_AXI 30
  378. +#define JH7110_SYSRST_NOC_BUS_VDEC_AXI 31
  379. +
  380. +#define JH7110_SYSRST_NOC_BUS_VENC_AXI 32
  381. +#define JH7110_SYSRST_AXI_CFG1_AHB 33
  382. +#define JH7110_SYSRST_AXI_CFG1_MAIN 34
  383. +#define JH7110_SYSRST_AXI_CFG0_MAIN 35
  384. +#define JH7110_SYSRST_AXI_CFG0_MAIN_DIV 36
  385. +#define JH7110_SYSRST_AXI_CFG0_HIFI4 37
  386. +#define JH7110_SYSRST_DDR_AXI 38
  387. +#define JH7110_SYSRST_DDR_OSC 39
  388. +#define JH7110_SYSRST_DDR_APB 40
  389. +#define JH7110_SYSRST_ISP_TOP 41
  390. +#define JH7110_SYSRST_ISP_TOP_AXI 42
  391. +#define JH7110_SYSRST_VOUT_TOP_SRC 43
  392. +#define JH7110_SYSRST_CODAJ12_AXI 44
  393. +#define JH7110_SYSRST_CODAJ12_CORE 45
  394. +#define JH7110_SYSRST_CODAJ12_APB 46
  395. +#define JH7110_SYSRST_WAVE511_AXI 47
  396. +#define JH7110_SYSRST_WAVE511_BPU 48
  397. +#define JH7110_SYSRST_WAVE511_VCE 49
  398. +#define JH7110_SYSRST_WAVE511_APB 50
  399. +#define JH7110_SYSRST_VDEC_JPG 51
  400. +#define JH7110_SYSRST_VDEC_MAIN 52
  401. +#define JH7110_SYSRST_AXIMEM0_AXI 53
  402. +#define JH7110_SYSRST_WAVE420L_AXI 54
  403. +#define JH7110_SYSRST_WAVE420L_BPU 55
  404. +#define JH7110_SYSRST_WAVE420L_VCE 56
  405. +#define JH7110_SYSRST_WAVE420L_APB 57
  406. +#define JH7110_SYSRST_AXIMEM1_AXI 58
  407. +#define JH7110_SYSRST_AXIMEM2_AXI 59
  408. +#define JH7110_SYSRST_INTMEM 60
  409. +#define JH7110_SYSRST_QSPI_AHB 61
  410. +#define JH7110_SYSRST_QSPI_APB 62
  411. +#define JH7110_SYSRST_QSPI_REF 63
  412. +
  413. +#define JH7110_SYSRST_SDIO0_AHB 64
  414. +#define JH7110_SYSRST_SDIO1_AHB 65
  415. +#define JH7110_SYSRST_GMAC1_AXI 66
  416. +#define JH7110_SYSRST_GMAC1_AHB 67
  417. +#define JH7110_SYSRST_MAILBOX_APB 68
  418. +#define JH7110_SYSRST_SPI0_APB 69
  419. +#define JH7110_SYSRST_SPI1_APB 70
  420. +#define JH7110_SYSRST_SPI2_APB 71
  421. +#define JH7110_SYSRST_SPI3_APB 72
  422. +#define JH7110_SYSRST_SPI4_APB 73
  423. +#define JH7110_SYSRST_SPI5_APB 74
  424. +#define JH7110_SYSRST_SPI6_APB 75
  425. +#define JH7110_SYSRST_I2C0_APB 76
  426. +#define JH7110_SYSRST_I2C1_APB 77
  427. +#define JH7110_SYSRST_I2C2_APB 78
  428. +#define JH7110_SYSRST_I2C3_APB 79
  429. +#define JH7110_SYSRST_I2C4_APB 80
  430. +#define JH7110_SYSRST_I2C5_APB 81
  431. +#define JH7110_SYSRST_I2C6_APB 82
  432. +#define JH7110_SYSRST_UART0_APB 83
  433. +#define JH7110_SYSRST_UART0_CORE 84
  434. +#define JH7110_SYSRST_UART1_APB 85
  435. +#define JH7110_SYSRST_UART1_CORE 86
  436. +#define JH7110_SYSRST_UART2_APB 87
  437. +#define JH7110_SYSRST_UART2_CORE 88
  438. +#define JH7110_SYSRST_UART3_APB 89
  439. +#define JH7110_SYSRST_UART3_CORE 90
  440. +#define JH7110_SYSRST_UART4_APB 91
  441. +#define JH7110_SYSRST_UART4_CORE 92
  442. +#define JH7110_SYSRST_UART5_APB 93
  443. +#define JH7110_SYSRST_UART5_CORE 94
  444. +#define JH7110_SYSRST_SPDIF_APB 95
  445. +
  446. +#define JH7110_SYSRST_PWMDAC_APB 96
  447. +#define JH7110_SYSRST_PDM_DMIC 97
  448. +#define JH7110_SYSRST_PDM_APB 98
  449. +#define JH7110_SYSRST_I2SRX_APB 99
  450. +#define JH7110_SYSRST_I2SRX_BCLK 100
  451. +#define JH7110_SYSRST_I2STX0_APB 101
  452. +#define JH7110_SYSRST_I2STX0_BCLK 102
  453. +#define JH7110_SYSRST_I2STX1_APB 103
  454. +#define JH7110_SYSRST_I2STX1_BCLK 104
  455. +#define JH7110_SYSRST_TDM_AHB 105
  456. +#define JH7110_SYSRST_TDM_CORE 106
  457. +#define JH7110_SYSRST_TDM_APB 107
  458. +#define JH7110_SYSRST_PWM_APB 108
  459. +#define JH7110_SYSRST_WDT_APB 109
  460. +#define JH7110_SYSRST_WDT_CORE 110
  461. +#define JH7110_SYSRST_CAN0_APB 111
  462. +#define JH7110_SYSRST_CAN0_CORE 112
  463. +#define JH7110_SYSRST_CAN0_TIMER 113
  464. +#define JH7110_SYSRST_CAN1_APB 114
  465. +#define JH7110_SYSRST_CAN1_CORE 115
  466. +#define JH7110_SYSRST_CAN1_TIMER 116
  467. +#define JH7110_SYSRST_TIMER_APB 117
  468. +#define JH7110_SYSRST_TIMER0 118
  469. +#define JH7110_SYSRST_TIMER1 119
  470. +#define JH7110_SYSRST_TIMER2 120
  471. +#define JH7110_SYSRST_TIMER3 121
  472. +#define JH7110_SYSRST_INT_CTRL_APB 122
  473. +#define JH7110_SYSRST_TEMP_APB 123
  474. +#define JH7110_SYSRST_TEMP_CORE 124
  475. +#define JH7110_SYSRST_JTAG_CERTIFICATION 125
  476. +
  477. +#define JH7110_SYSRST_END 126
  478. +
  479. +#endif /* __DT_BINDINGS_RESET_STARFIVE_JH7110_CRG_H__ */