0014-clk-starfive-Add-StarFive-JH7110-always-on-clock-dri.patch 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. From 6b9f7a65cd2e9cc4bdc2ee3c3fb46bef4568af0a Mon Sep 17 00:00:00 2001
  2. From: Emil Renner Berthing <[email protected]>
  3. Date: Sat, 1 Apr 2023 19:19:26 +0800
  4. Subject: [PATCH 014/122] clk: starfive: Add StarFive JH7110 always-on clock
  5. driver
  6. Add driver for the StarFive JH7110 always-on clock controller
  7. and register an auxiliary device for always-on reset controller
  8. which is named as "rst-aon".
  9. Tested-by: Tommaso Merciai <[email protected]>
  10. Reviewed-by: Emil Renner Berthing <[email protected]>
  11. Signed-off-by: Emil Renner Berthing <[email protected]>
  12. Co-developed-by: Hal Feng <[email protected]>
  13. Signed-off-by: Hal Feng <[email protected]>
  14. Signed-off-by: Conor Dooley <[email protected]>
  15. ---
  16. drivers/clk/starfive/Kconfig | 11 ++
  17. drivers/clk/starfive/Makefile | 1 +
  18. .../clk/starfive/clk-starfive-jh7110-aon.c | 156 ++++++++++++++++++
  19. 3 files changed, 168 insertions(+)
  20. create mode 100644 drivers/clk/starfive/clk-starfive-jh7110-aon.c
  21. --- a/drivers/clk/starfive/Kconfig
  22. +++ b/drivers/clk/starfive/Kconfig
  23. @@ -31,3 +31,14 @@ config CLK_STARFIVE_JH7110_SYS
  24. help
  25. Say yes here to support the system clock controller on the
  26. StarFive JH7110 SoC.
  27. +
  28. +config CLK_STARFIVE_JH7110_AON
  29. + tristate "StarFive JH7110 always-on clock support"
  30. + depends on CLK_STARFIVE_JH7110_SYS
  31. + select AUXILIARY_BUS
  32. + select CLK_STARFIVE_JH71X0
  33. + select RESET_STARFIVE_JH7110
  34. + default m if ARCH_STARFIVE
  35. + help
  36. + Say yes here to support the always-on clock controller on the
  37. + StarFive JH7110 SoC.
  38. --- a/drivers/clk/starfive/Makefile
  39. +++ b/drivers/clk/starfive/Makefile
  40. @@ -5,3 +5,4 @@ obj-$(CONFIG_CLK_STARFIVE_JH7100) += clk
  41. obj-$(CONFIG_CLK_STARFIVE_JH7100_AUDIO) += clk-starfive-jh7100-audio.o
  42. obj-$(CONFIG_CLK_STARFIVE_JH7110_SYS) += clk-starfive-jh7110-sys.o
  43. +obj-$(CONFIG_CLK_STARFIVE_JH7110_AON) += clk-starfive-jh7110-aon.o
  44. --- /dev/null
  45. +++ b/drivers/clk/starfive/clk-starfive-jh7110-aon.c
  46. @@ -0,0 +1,156 @@
  47. +// SPDX-License-Identifier: GPL-2.0
  48. +/*
  49. + * StarFive JH7110 Always-On Clock Driver
  50. + *
  51. + * Copyright (C) 2022 Emil Renner Berthing <[email protected]>
  52. + * Copyright (C) 2022 StarFive Technology Co., Ltd.
  53. + */
  54. +
  55. +#include <linux/clk-provider.h>
  56. +#include <linux/io.h>
  57. +#include <linux/platform_device.h>
  58. +
  59. +#include <dt-bindings/clock/starfive,jh7110-crg.h>
  60. +
  61. +#include "clk-starfive-jh7110.h"
  62. +
  63. +/* external clocks */
  64. +#define JH7110_AONCLK_OSC (JH7110_AONCLK_END + 0)
  65. +#define JH7110_AONCLK_GMAC0_RMII_REFIN (JH7110_AONCLK_END + 1)
  66. +#define JH7110_AONCLK_GMAC0_RGMII_RXIN (JH7110_AONCLK_END + 2)
  67. +#define JH7110_AONCLK_STG_AXIAHB (JH7110_AONCLK_END + 3)
  68. +#define JH7110_AONCLK_APB_BUS (JH7110_AONCLK_END + 4)
  69. +#define JH7110_AONCLK_GMAC0_GTXCLK (JH7110_AONCLK_END + 5)
  70. +#define JH7110_AONCLK_RTC_OSC (JH7110_AONCLK_END + 6)
  71. +
  72. +static const struct jh71x0_clk_data jh7110_aonclk_data[] = {
  73. + /* source */
  74. + JH71X0__DIV(JH7110_AONCLK_OSC_DIV4, "osc_div4", 4, JH7110_AONCLK_OSC),
  75. + JH71X0__MUX(JH7110_AONCLK_APB_FUNC, "apb_func", 2,
  76. + JH7110_AONCLK_OSC_DIV4,
  77. + JH7110_AONCLK_OSC),
  78. + /* gmac0 */
  79. + JH71X0_GATE(JH7110_AONCLK_GMAC0_AHB, "gmac0_ahb", 0, JH7110_AONCLK_STG_AXIAHB),
  80. + JH71X0_GATE(JH7110_AONCLK_GMAC0_AXI, "gmac0_axi", 0, JH7110_AONCLK_STG_AXIAHB),
  81. + JH71X0__DIV(JH7110_AONCLK_GMAC0_RMII_RTX, "gmac0_rmii_rtx", 30,
  82. + JH7110_AONCLK_GMAC0_RMII_REFIN),
  83. + JH71X0_GMUX(JH7110_AONCLK_GMAC0_TX, "gmac0_tx",
  84. + CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT, 2,
  85. + JH7110_AONCLK_GMAC0_GTXCLK,
  86. + JH7110_AONCLK_GMAC0_RMII_RTX),
  87. + JH71X0__INV(JH7110_AONCLK_GMAC0_TX_INV, "gmac0_tx_inv", JH7110_AONCLK_GMAC0_TX),
  88. + JH71X0__MUX(JH7110_AONCLK_GMAC0_RX, "gmac0_rx", 2,
  89. + JH7110_AONCLK_GMAC0_RGMII_RXIN,
  90. + JH7110_AONCLK_GMAC0_RMII_RTX),
  91. + JH71X0__INV(JH7110_AONCLK_GMAC0_RX_INV, "gmac0_rx_inv", JH7110_AONCLK_GMAC0_RX),
  92. + /* otpc */
  93. + JH71X0_GATE(JH7110_AONCLK_OTPC_APB, "otpc_apb", 0, JH7110_AONCLK_APB_BUS),
  94. + /* rtc */
  95. + JH71X0_GATE(JH7110_AONCLK_RTC_APB, "rtc_apb", 0, JH7110_AONCLK_APB_BUS),
  96. + JH71X0__DIV(JH7110_AONCLK_RTC_INTERNAL, "rtc_internal", 1022, JH7110_AONCLK_OSC),
  97. + JH71X0__MUX(JH7110_AONCLK_RTC_32K, "rtc_32k", 2,
  98. + JH7110_AONCLK_RTC_OSC,
  99. + JH7110_AONCLK_RTC_INTERNAL),
  100. + JH71X0_GATE(JH7110_AONCLK_RTC_CAL, "rtc_cal", 0, JH7110_AONCLK_OSC),
  101. +};
  102. +
  103. +static struct clk_hw *jh7110_aonclk_get(struct of_phandle_args *clkspec, void *data)
  104. +{
  105. + struct jh71x0_clk_priv *priv = data;
  106. + unsigned int idx = clkspec->args[0];
  107. +
  108. + if (idx < JH7110_AONCLK_END)
  109. + return &priv->reg[idx].hw;
  110. +
  111. + return ERR_PTR(-EINVAL);
  112. +}
  113. +
  114. +static int jh7110_aoncrg_probe(struct platform_device *pdev)
  115. +{
  116. + struct jh71x0_clk_priv *priv;
  117. + unsigned int idx;
  118. + int ret;
  119. +
  120. + priv = devm_kzalloc(&pdev->dev,
  121. + struct_size(priv, reg, JH7110_AONCLK_END),
  122. + GFP_KERNEL);
  123. + if (!priv)
  124. + return -ENOMEM;
  125. +
  126. + spin_lock_init(&priv->rmw_lock);
  127. + priv->dev = &pdev->dev;
  128. + priv->base = devm_platform_ioremap_resource(pdev, 0);
  129. + if (IS_ERR(priv->base))
  130. + return PTR_ERR(priv->base);
  131. +
  132. + dev_set_drvdata(priv->dev, (void *)(&priv->base));
  133. +
  134. + for (idx = 0; idx < JH7110_AONCLK_END; idx++) {
  135. + u32 max = jh7110_aonclk_data[idx].max;
  136. + struct clk_parent_data parents[4] = {};
  137. + struct clk_init_data init = {
  138. + .name = jh7110_aonclk_data[idx].name,
  139. + .ops = starfive_jh71x0_clk_ops(max),
  140. + .parent_data = parents,
  141. + .num_parents =
  142. + ((max & JH71X0_CLK_MUX_MASK) >> JH71X0_CLK_MUX_SHIFT) + 1,
  143. + .flags = jh7110_aonclk_data[idx].flags,
  144. + };
  145. + struct jh71x0_clk *clk = &priv->reg[idx];
  146. + unsigned int i;
  147. +
  148. + for (i = 0; i < init.num_parents; i++) {
  149. + unsigned int pidx = jh7110_aonclk_data[idx].parents[i];
  150. +
  151. + if (pidx < JH7110_AONCLK_END)
  152. + parents[i].hw = &priv->reg[pidx].hw;
  153. + else if (pidx == JH7110_AONCLK_OSC)
  154. + parents[i].fw_name = "osc";
  155. + else if (pidx == JH7110_AONCLK_GMAC0_RMII_REFIN)
  156. + parents[i].fw_name = "gmac0_rmii_refin";
  157. + else if (pidx == JH7110_AONCLK_GMAC0_RGMII_RXIN)
  158. + parents[i].fw_name = "gmac0_rgmii_rxin";
  159. + else if (pidx == JH7110_AONCLK_STG_AXIAHB)
  160. + parents[i].fw_name = "stg_axiahb";
  161. + else if (pidx == JH7110_AONCLK_APB_BUS)
  162. + parents[i].fw_name = "apb_bus";
  163. + else if (pidx == JH7110_AONCLK_GMAC0_GTXCLK)
  164. + parents[i].fw_name = "gmac0_gtxclk";
  165. + else if (pidx == JH7110_AONCLK_RTC_OSC)
  166. + parents[i].fw_name = "rtc_osc";
  167. + }
  168. +
  169. + clk->hw.init = &init;
  170. + clk->idx = idx;
  171. + clk->max_div = max & JH71X0_CLK_DIV_MASK;
  172. +
  173. + ret = devm_clk_hw_register(&pdev->dev, &clk->hw);
  174. + if (ret)
  175. + return ret;
  176. + }
  177. +
  178. + ret = devm_of_clk_add_hw_provider(&pdev->dev, jh7110_aonclk_get, priv);
  179. + if (ret)
  180. + return ret;
  181. +
  182. + return jh7110_reset_controller_register(priv, "rst-aon", 1);
  183. +}
  184. +
  185. +static const struct of_device_id jh7110_aoncrg_match[] = {
  186. + { .compatible = "starfive,jh7110-aoncrg" },
  187. + { /* sentinel */ }
  188. +};
  189. +MODULE_DEVICE_TABLE(of, jh7110_aoncrg_match);
  190. +
  191. +static struct platform_driver jh7110_aoncrg_driver = {
  192. + .probe = jh7110_aoncrg_probe,
  193. + .driver = {
  194. + .name = "clk-starfive-jh7110-aon",
  195. + .of_match_table = jh7110_aoncrg_match,
  196. + },
  197. +};
  198. +module_platform_driver(jh7110_aoncrg_driver);
  199. +
  200. +MODULE_AUTHOR("Emil Renner Berthing");
  201. +MODULE_DESCRIPTION("StarFive JH7110 always-on clock driver");
  202. +MODULE_LICENSE("GPL");