123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218 |
- From 9a02d66b0515d987037d0229b99367412b9eb38c Mon Sep 17 00:00:00 2001
- From: Emil Renner Berthing <[email protected]>
- Date: Thu, 18 May 2023 18:12:25 +0800
- Subject: [PATCH 052/122] clk: starfive: Add StarFive JH7110 System-Top-Group
- clock driver
- Add driver for the StarFive JH7110 System-Top-Group clock controller.
- Co-developed-by: Xingyu Wu <[email protected]>
- Signed-off-by: Xingyu Wu <[email protected]>
- Signed-off-by: Emil Renner Berthing <[email protected]>
- ---
- drivers/clk/starfive/Kconfig | 11 ++
- drivers/clk/starfive/Makefile | 1 +
- .../clk/starfive/clk-starfive-jh7110-stg.c | 173 ++++++++++++++++++
- 3 files changed, 185 insertions(+)
- create mode 100644 drivers/clk/starfive/clk-starfive-jh7110-stg.c
- --- a/drivers/clk/starfive/Kconfig
- +++ b/drivers/clk/starfive/Kconfig
- @@ -51,3 +51,14 @@ config CLK_STARFIVE_JH7110_AON
- help
- Say yes here to support the always-on clock controller on the
- StarFive JH7110 SoC.
- +
- +config CLK_STARFIVE_JH7110_STG
- + tristate "StarFive JH7110 System-Top-Group clock support"
- + depends on CLK_STARFIVE_JH7110_SYS
- + select AUXILIARY_BUS
- + select CLK_STARFIVE_JH71X0
- + select RESET_STARFIVE_JH7110
- + default m if ARCH_STARFIVE
- + help
- + Say yes here to support the System-Top-Group clock controller
- + on the StarFive JH7110 SoC.
- --- a/drivers/clk/starfive/Makefile
- +++ b/drivers/clk/starfive/Makefile
- @@ -7,3 +7,4 @@ obj-$(CONFIG_CLK_STARFIVE_JH7100_AUDIO)
- obj-$(CONFIG_CLK_STARFIVE_JH7110_PLL) += clk-starfive-jh7110-pll.o
- obj-$(CONFIG_CLK_STARFIVE_JH7110_SYS) += clk-starfive-jh7110-sys.o
- obj-$(CONFIG_CLK_STARFIVE_JH7110_AON) += clk-starfive-jh7110-aon.o
- +obj-$(CONFIG_CLK_STARFIVE_JH7110_STG) += clk-starfive-jh7110-stg.o
- --- /dev/null
- +++ b/drivers/clk/starfive/clk-starfive-jh7110-stg.c
- @@ -0,0 +1,173 @@
- +// SPDX-License-Identifier: GPL-2.0
- +/*
- + * StarFive JH7110 System-Top-Group Clock Driver
- + *
- + * Copyright (C) 2022 Emil Renner Berthing <[email protected]>
- + * Copyright (C) 2022 StarFive Technology Co., Ltd.
- + */
- +
- +#include <linux/clk-provider.h>
- +#include <linux/io.h>
- +#include <linux/platform_device.h>
- +
- +#include <dt-bindings/clock/starfive,jh7110-crg.h>
- +
- +#include "clk-starfive-jh7110.h"
- +
- +/* external clocks */
- +#define JH7110_STGCLK_OSC (JH7110_STGCLK_END + 0)
- +#define JH7110_STGCLK_HIFI4_CORE (JH7110_STGCLK_END + 1)
- +#define JH7110_STGCLK_STG_AXIAHB (JH7110_STGCLK_END + 2)
- +#define JH7110_STGCLK_USB_125M (JH7110_STGCLK_END + 3)
- +#define JH7110_STGCLK_CPU_BUS (JH7110_STGCLK_END + 4)
- +#define JH7110_STGCLK_HIFI4_AXI (JH7110_STGCLK_END + 5)
- +#define JH7110_STGCLK_NOCSTG_BUS (JH7110_STGCLK_END + 6)
- +#define JH7110_STGCLK_APB_BUS (JH7110_STGCLK_END + 7)
- +#define JH7110_STGCLK_EXT_END (JH7110_STGCLK_END + 8)
- +
- +static const struct jh71x0_clk_data jh7110_stgclk_data[] = {
- + /* hifi4 */
- + JH71X0_GATE(JH7110_STGCLK_HIFI4_CLK_CORE, "hifi4_clk_core", 0,
- + JH7110_STGCLK_HIFI4_CORE),
- + /* usb */
- + JH71X0_GATE(JH7110_STGCLK_USB0_APB, "usb0_apb", 0, JH7110_STGCLK_APB_BUS),
- + JH71X0_GATE(JH7110_STGCLK_USB0_UTMI_APB, "usb0_utmi_apb", 0, JH7110_STGCLK_APB_BUS),
- + JH71X0_GATE(JH7110_STGCLK_USB0_AXI, "usb0_axi", 0, JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GDIV(JH7110_STGCLK_USB0_LPM, "usb0_lpm", 0, 2, JH7110_STGCLK_OSC),
- + JH71X0_GDIV(JH7110_STGCLK_USB0_STB, "usb0_stb", 0, 4, JH7110_STGCLK_OSC),
- + JH71X0_GATE(JH7110_STGCLK_USB0_APP_125, "usb0_app_125", 0, JH7110_STGCLK_USB_125M),
- + JH71X0__DIV(JH7110_STGCLK_USB0_REFCLK, "usb0_refclk", 2, JH7110_STGCLK_OSC),
- + /* pci-e */
- + JH71X0_GATE(JH7110_STGCLK_PCIE0_AXI_MST0, "pcie0_axi_mst0", 0,
- + JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_PCIE0_APB, "pcie0_apb", 0, JH7110_STGCLK_APB_BUS),
- + JH71X0_GATE(JH7110_STGCLK_PCIE0_TL, "pcie0_tl", 0, JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_PCIE1_AXI_MST0, "pcie1_axi_mst0", 0,
- + JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_PCIE1_APB, "pcie1_apb", 0, JH7110_STGCLK_APB_BUS),
- + JH71X0_GATE(JH7110_STGCLK_PCIE1_TL, "pcie1_tl", 0, JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_PCIE_SLV_MAIN, "pcie_slv_main", CLK_IS_CRITICAL,
- + JH7110_STGCLK_STG_AXIAHB),
- + /* security */
- + JH71X0_GATE(JH7110_STGCLK_SEC_AHB, "sec_ahb", 0, JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_SEC_MISC_AHB, "sec_misc_ahb", 0, JH7110_STGCLK_STG_AXIAHB),
- + /* stg mtrx */
- + JH71X0_GATE(JH7110_STGCLK_GRP0_MAIN, "mtrx_grp0_main", CLK_IS_CRITICAL,
- + JH7110_STGCLK_CPU_BUS),
- + JH71X0_GATE(JH7110_STGCLK_GRP0_BUS, "mtrx_grp0_bus", CLK_IS_CRITICAL,
- + JH7110_STGCLK_NOCSTG_BUS),
- + JH71X0_GATE(JH7110_STGCLK_GRP0_STG, "mtrx_grp0_stg", CLK_IS_CRITICAL,
- + JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_GRP1_MAIN, "mtrx_grp1_main", CLK_IS_CRITICAL,
- + JH7110_STGCLK_CPU_BUS),
- + JH71X0_GATE(JH7110_STGCLK_GRP1_BUS, "mtrx_grp1_bus", CLK_IS_CRITICAL,
- + JH7110_STGCLK_NOCSTG_BUS),
- + JH71X0_GATE(JH7110_STGCLK_GRP1_STG, "mtrx_grp1_stg", CLK_IS_CRITICAL,
- + JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_GRP1_HIFI, "mtrx_grp1_hifi", CLK_IS_CRITICAL,
- + JH7110_STGCLK_HIFI4_AXI),
- + /* e24_rvpi */
- + JH71X0_GDIV(JH7110_STGCLK_E2_RTC, "e2_rtc", 0, 24, JH7110_STGCLK_OSC),
- + JH71X0_GATE(JH7110_STGCLK_E2_CORE, "e2_core", 0, JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_E2_DBG, "e2_dbg", 0, JH7110_STGCLK_STG_AXIAHB),
- + /* dw_sgdma1p */
- + JH71X0_GATE(JH7110_STGCLK_DMA1P_AXI, "dma1p_axi", 0, JH7110_STGCLK_STG_AXIAHB),
- + JH71X0_GATE(JH7110_STGCLK_DMA1P_AHB, "dma1p_ahb", 0, JH7110_STGCLK_STG_AXIAHB),
- +};
- +
- +static struct clk_hw *jh7110_stgclk_get(struct of_phandle_args *clkspec, void *data)
- +{
- + struct jh71x0_clk_priv *priv = data;
- + unsigned int idx = clkspec->args[0];
- +
- + if (idx < JH7110_STGCLK_END)
- + return &priv->reg[idx].hw;
- +
- + return ERR_PTR(-EINVAL);
- +}
- +
- +static int jh7110_stgcrg_probe(struct platform_device *pdev)
- +{
- + struct jh71x0_clk_priv *priv;
- + unsigned int idx;
- + int ret;
- +
- + priv = devm_kzalloc(&pdev->dev, struct_size(priv, reg, JH7110_STGCLK_END),
- + GFP_KERNEL);
- + if (!priv)
- + return -ENOMEM;
- +
- + spin_lock_init(&priv->rmw_lock);
- + priv->dev = &pdev->dev;
- + priv->base = devm_platform_ioremap_resource(pdev, 0);
- + if (IS_ERR(priv->base))
- + return PTR_ERR(priv->base);
- +
- + for (idx = 0; idx < JH7110_STGCLK_END; idx++) {
- + u32 max = jh7110_stgclk_data[idx].max;
- + struct clk_parent_data parents[4] = {};
- + struct clk_init_data init = {
- + .name = jh7110_stgclk_data[idx].name,
- + .ops = starfive_jh71x0_clk_ops(max),
- + .parent_data = parents,
- + .num_parents =
- + ((max & JH71X0_CLK_MUX_MASK) >> JH71X0_CLK_MUX_SHIFT) + 1,
- + .flags = jh7110_stgclk_data[idx].flags,
- + };
- + struct jh71x0_clk *clk = &priv->reg[idx];
- + const char *fw_name[JH7110_STGCLK_EXT_END - JH7110_STGCLK_END] = {
- + "osc",
- + "hifi4_core",
- + "stg_axiahb",
- + "usb_125m",
- + "cpu_bus",
- + "hifi4_axi",
- + "nocstg_bus",
- + "apb_bus"
- + };
- + unsigned int i;
- +
- + for (i = 0; i < init.num_parents; i++) {
- + unsigned int pidx = jh7110_stgclk_data[idx].parents[i];
- +
- + if (pidx < JH7110_STGCLK_END)
- + parents[i].hw = &priv->reg[pidx].hw;
- + else if (pidx < JH7110_STGCLK_EXT_END)
- + parents[i].fw_name = fw_name[pidx - JH7110_STGCLK_END];
- + }
- +
- + clk->hw.init = &init;
- + clk->idx = idx;
- + clk->max_div = max & JH71X0_CLK_DIV_MASK;
- +
- + ret = devm_clk_hw_register(&pdev->dev, &clk->hw);
- + if (ret)
- + return ret;
- + }
- +
- + ret = devm_of_clk_add_hw_provider(&pdev->dev, jh7110_stgclk_get, priv);
- + if (ret)
- + return ret;
- +
- + return jh7110_reset_controller_register(priv, "rst-stg", 2);
- +}
- +
- +static const struct of_device_id jh7110_stgcrg_match[] = {
- + { .compatible = "starfive,jh7110-stgcrg" },
- + { /* sentinel */ }
- +};
- +MODULE_DEVICE_TABLE(of, jh7110_stgcrg_match);
- +
- +static struct platform_driver jh7110_stgcrg_driver = {
- + .probe = jh7110_stgcrg_probe,
- + .driver = {
- + .name = "clk-starfive-jh7110-stg",
- + .of_match_table = jh7110_stgcrg_match,
- + },
- +};
- +module_platform_driver(jh7110_stgcrg_driver);
- +
- +MODULE_AUTHOR("Xingyu Wu <[email protected]>");
- +MODULE_AUTHOR("Emil Renner Berthing <[email protected]>");
- +MODULE_DESCRIPTION("StarFive JH7110 System-Top-Group clock driver");
- +MODULE_LICENSE("GPL");
|