0052-clk-starfive-Add-StarFive-JH7110-System-Top-Group-cl.patch 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218
  1. From 9a02d66b0515d987037d0229b99367412b9eb38c Mon Sep 17 00:00:00 2001
  2. From: Emil Renner Berthing <[email protected]>
  3. Date: Thu, 18 May 2023 18:12:25 +0800
  4. Subject: [PATCH 052/122] clk: starfive: Add StarFive JH7110 System-Top-Group
  5. clock driver
  6. Add driver for the StarFive JH7110 System-Top-Group clock controller.
  7. Co-developed-by: Xingyu Wu <[email protected]>
  8. Signed-off-by: Xingyu Wu <[email protected]>
  9. Signed-off-by: Emil Renner Berthing <[email protected]>
  10. ---
  11. drivers/clk/starfive/Kconfig | 11 ++
  12. drivers/clk/starfive/Makefile | 1 +
  13. .../clk/starfive/clk-starfive-jh7110-stg.c | 173 ++++++++++++++++++
  14. 3 files changed, 185 insertions(+)
  15. create mode 100644 drivers/clk/starfive/clk-starfive-jh7110-stg.c
  16. --- a/drivers/clk/starfive/Kconfig
  17. +++ b/drivers/clk/starfive/Kconfig
  18. @@ -51,3 +51,14 @@ config CLK_STARFIVE_JH7110_AON
  19. help
  20. Say yes here to support the always-on clock controller on the
  21. StarFive JH7110 SoC.
  22. +
  23. +config CLK_STARFIVE_JH7110_STG
  24. + tristate "StarFive JH7110 System-Top-Group clock support"
  25. + depends on CLK_STARFIVE_JH7110_SYS
  26. + select AUXILIARY_BUS
  27. + select CLK_STARFIVE_JH71X0
  28. + select RESET_STARFIVE_JH7110
  29. + default m if ARCH_STARFIVE
  30. + help
  31. + Say yes here to support the System-Top-Group clock controller
  32. + on the StarFive JH7110 SoC.
  33. --- a/drivers/clk/starfive/Makefile
  34. +++ b/drivers/clk/starfive/Makefile
  35. @@ -7,3 +7,4 @@ obj-$(CONFIG_CLK_STARFIVE_JH7100_AUDIO)
  36. obj-$(CONFIG_CLK_STARFIVE_JH7110_PLL) += clk-starfive-jh7110-pll.o
  37. obj-$(CONFIG_CLK_STARFIVE_JH7110_SYS) += clk-starfive-jh7110-sys.o
  38. obj-$(CONFIG_CLK_STARFIVE_JH7110_AON) += clk-starfive-jh7110-aon.o
  39. +obj-$(CONFIG_CLK_STARFIVE_JH7110_STG) += clk-starfive-jh7110-stg.o
  40. --- /dev/null
  41. +++ b/drivers/clk/starfive/clk-starfive-jh7110-stg.c
  42. @@ -0,0 +1,173 @@
  43. +// SPDX-License-Identifier: GPL-2.0
  44. +/*
  45. + * StarFive JH7110 System-Top-Group Clock Driver
  46. + *
  47. + * Copyright (C) 2022 Emil Renner Berthing <[email protected]>
  48. + * Copyright (C) 2022 StarFive Technology Co., Ltd.
  49. + */
  50. +
  51. +#include <linux/clk-provider.h>
  52. +#include <linux/io.h>
  53. +#include <linux/platform_device.h>
  54. +
  55. +#include <dt-bindings/clock/starfive,jh7110-crg.h>
  56. +
  57. +#include "clk-starfive-jh7110.h"
  58. +
  59. +/* external clocks */
  60. +#define JH7110_STGCLK_OSC (JH7110_STGCLK_END + 0)
  61. +#define JH7110_STGCLK_HIFI4_CORE (JH7110_STGCLK_END + 1)
  62. +#define JH7110_STGCLK_STG_AXIAHB (JH7110_STGCLK_END + 2)
  63. +#define JH7110_STGCLK_USB_125M (JH7110_STGCLK_END + 3)
  64. +#define JH7110_STGCLK_CPU_BUS (JH7110_STGCLK_END + 4)
  65. +#define JH7110_STGCLK_HIFI4_AXI (JH7110_STGCLK_END + 5)
  66. +#define JH7110_STGCLK_NOCSTG_BUS (JH7110_STGCLK_END + 6)
  67. +#define JH7110_STGCLK_APB_BUS (JH7110_STGCLK_END + 7)
  68. +#define JH7110_STGCLK_EXT_END (JH7110_STGCLK_END + 8)
  69. +
  70. +static const struct jh71x0_clk_data jh7110_stgclk_data[] = {
  71. + /* hifi4 */
  72. + JH71X0_GATE(JH7110_STGCLK_HIFI4_CLK_CORE, "hifi4_clk_core", 0,
  73. + JH7110_STGCLK_HIFI4_CORE),
  74. + /* usb */
  75. + JH71X0_GATE(JH7110_STGCLK_USB0_APB, "usb0_apb", 0, JH7110_STGCLK_APB_BUS),
  76. + JH71X0_GATE(JH7110_STGCLK_USB0_UTMI_APB, "usb0_utmi_apb", 0, JH7110_STGCLK_APB_BUS),
  77. + JH71X0_GATE(JH7110_STGCLK_USB0_AXI, "usb0_axi", 0, JH7110_STGCLK_STG_AXIAHB),
  78. + JH71X0_GDIV(JH7110_STGCLK_USB0_LPM, "usb0_lpm", 0, 2, JH7110_STGCLK_OSC),
  79. + JH71X0_GDIV(JH7110_STGCLK_USB0_STB, "usb0_stb", 0, 4, JH7110_STGCLK_OSC),
  80. + JH71X0_GATE(JH7110_STGCLK_USB0_APP_125, "usb0_app_125", 0, JH7110_STGCLK_USB_125M),
  81. + JH71X0__DIV(JH7110_STGCLK_USB0_REFCLK, "usb0_refclk", 2, JH7110_STGCLK_OSC),
  82. + /* pci-e */
  83. + JH71X0_GATE(JH7110_STGCLK_PCIE0_AXI_MST0, "pcie0_axi_mst0", 0,
  84. + JH7110_STGCLK_STG_AXIAHB),
  85. + JH71X0_GATE(JH7110_STGCLK_PCIE0_APB, "pcie0_apb", 0, JH7110_STGCLK_APB_BUS),
  86. + JH71X0_GATE(JH7110_STGCLK_PCIE0_TL, "pcie0_tl", 0, JH7110_STGCLK_STG_AXIAHB),
  87. + JH71X0_GATE(JH7110_STGCLK_PCIE1_AXI_MST0, "pcie1_axi_mst0", 0,
  88. + JH7110_STGCLK_STG_AXIAHB),
  89. + JH71X0_GATE(JH7110_STGCLK_PCIE1_APB, "pcie1_apb", 0, JH7110_STGCLK_APB_BUS),
  90. + JH71X0_GATE(JH7110_STGCLK_PCIE1_TL, "pcie1_tl", 0, JH7110_STGCLK_STG_AXIAHB),
  91. + JH71X0_GATE(JH7110_STGCLK_PCIE_SLV_MAIN, "pcie_slv_main", CLK_IS_CRITICAL,
  92. + JH7110_STGCLK_STG_AXIAHB),
  93. + /* security */
  94. + JH71X0_GATE(JH7110_STGCLK_SEC_AHB, "sec_ahb", 0, JH7110_STGCLK_STG_AXIAHB),
  95. + JH71X0_GATE(JH7110_STGCLK_SEC_MISC_AHB, "sec_misc_ahb", 0, JH7110_STGCLK_STG_AXIAHB),
  96. + /* stg mtrx */
  97. + JH71X0_GATE(JH7110_STGCLK_GRP0_MAIN, "mtrx_grp0_main", CLK_IS_CRITICAL,
  98. + JH7110_STGCLK_CPU_BUS),
  99. + JH71X0_GATE(JH7110_STGCLK_GRP0_BUS, "mtrx_grp0_bus", CLK_IS_CRITICAL,
  100. + JH7110_STGCLK_NOCSTG_BUS),
  101. + JH71X0_GATE(JH7110_STGCLK_GRP0_STG, "mtrx_grp0_stg", CLK_IS_CRITICAL,
  102. + JH7110_STGCLK_STG_AXIAHB),
  103. + JH71X0_GATE(JH7110_STGCLK_GRP1_MAIN, "mtrx_grp1_main", CLK_IS_CRITICAL,
  104. + JH7110_STGCLK_CPU_BUS),
  105. + JH71X0_GATE(JH7110_STGCLK_GRP1_BUS, "mtrx_grp1_bus", CLK_IS_CRITICAL,
  106. + JH7110_STGCLK_NOCSTG_BUS),
  107. + JH71X0_GATE(JH7110_STGCLK_GRP1_STG, "mtrx_grp1_stg", CLK_IS_CRITICAL,
  108. + JH7110_STGCLK_STG_AXIAHB),
  109. + JH71X0_GATE(JH7110_STGCLK_GRP1_HIFI, "mtrx_grp1_hifi", CLK_IS_CRITICAL,
  110. + JH7110_STGCLK_HIFI4_AXI),
  111. + /* e24_rvpi */
  112. + JH71X0_GDIV(JH7110_STGCLK_E2_RTC, "e2_rtc", 0, 24, JH7110_STGCLK_OSC),
  113. + JH71X0_GATE(JH7110_STGCLK_E2_CORE, "e2_core", 0, JH7110_STGCLK_STG_AXIAHB),
  114. + JH71X0_GATE(JH7110_STGCLK_E2_DBG, "e2_dbg", 0, JH7110_STGCLK_STG_AXIAHB),
  115. + /* dw_sgdma1p */
  116. + JH71X0_GATE(JH7110_STGCLK_DMA1P_AXI, "dma1p_axi", 0, JH7110_STGCLK_STG_AXIAHB),
  117. + JH71X0_GATE(JH7110_STGCLK_DMA1P_AHB, "dma1p_ahb", 0, JH7110_STGCLK_STG_AXIAHB),
  118. +};
  119. +
  120. +static struct clk_hw *jh7110_stgclk_get(struct of_phandle_args *clkspec, void *data)
  121. +{
  122. + struct jh71x0_clk_priv *priv = data;
  123. + unsigned int idx = clkspec->args[0];
  124. +
  125. + if (idx < JH7110_STGCLK_END)
  126. + return &priv->reg[idx].hw;
  127. +
  128. + return ERR_PTR(-EINVAL);
  129. +}
  130. +
  131. +static int jh7110_stgcrg_probe(struct platform_device *pdev)
  132. +{
  133. + struct jh71x0_clk_priv *priv;
  134. + unsigned int idx;
  135. + int ret;
  136. +
  137. + priv = devm_kzalloc(&pdev->dev, struct_size(priv, reg, JH7110_STGCLK_END),
  138. + GFP_KERNEL);
  139. + if (!priv)
  140. + return -ENOMEM;
  141. +
  142. + spin_lock_init(&priv->rmw_lock);
  143. + priv->dev = &pdev->dev;
  144. + priv->base = devm_platform_ioremap_resource(pdev, 0);
  145. + if (IS_ERR(priv->base))
  146. + return PTR_ERR(priv->base);
  147. +
  148. + for (idx = 0; idx < JH7110_STGCLK_END; idx++) {
  149. + u32 max = jh7110_stgclk_data[idx].max;
  150. + struct clk_parent_data parents[4] = {};
  151. + struct clk_init_data init = {
  152. + .name = jh7110_stgclk_data[idx].name,
  153. + .ops = starfive_jh71x0_clk_ops(max),
  154. + .parent_data = parents,
  155. + .num_parents =
  156. + ((max & JH71X0_CLK_MUX_MASK) >> JH71X0_CLK_MUX_SHIFT) + 1,
  157. + .flags = jh7110_stgclk_data[idx].flags,
  158. + };
  159. + struct jh71x0_clk *clk = &priv->reg[idx];
  160. + const char *fw_name[JH7110_STGCLK_EXT_END - JH7110_STGCLK_END] = {
  161. + "osc",
  162. + "hifi4_core",
  163. + "stg_axiahb",
  164. + "usb_125m",
  165. + "cpu_bus",
  166. + "hifi4_axi",
  167. + "nocstg_bus",
  168. + "apb_bus"
  169. + };
  170. + unsigned int i;
  171. +
  172. + for (i = 0; i < init.num_parents; i++) {
  173. + unsigned int pidx = jh7110_stgclk_data[idx].parents[i];
  174. +
  175. + if (pidx < JH7110_STGCLK_END)
  176. + parents[i].hw = &priv->reg[pidx].hw;
  177. + else if (pidx < JH7110_STGCLK_EXT_END)
  178. + parents[i].fw_name = fw_name[pidx - JH7110_STGCLK_END];
  179. + }
  180. +
  181. + clk->hw.init = &init;
  182. + clk->idx = idx;
  183. + clk->max_div = max & JH71X0_CLK_DIV_MASK;
  184. +
  185. + ret = devm_clk_hw_register(&pdev->dev, &clk->hw);
  186. + if (ret)
  187. + return ret;
  188. + }
  189. +
  190. + ret = devm_of_clk_add_hw_provider(&pdev->dev, jh7110_stgclk_get, priv);
  191. + if (ret)
  192. + return ret;
  193. +
  194. + return jh7110_reset_controller_register(priv, "rst-stg", 2);
  195. +}
  196. +
  197. +static const struct of_device_id jh7110_stgcrg_match[] = {
  198. + { .compatible = "starfive,jh7110-stgcrg" },
  199. + { /* sentinel */ }
  200. +};
  201. +MODULE_DEVICE_TABLE(of, jh7110_stgcrg_match);
  202. +
  203. +static struct platform_driver jh7110_stgcrg_driver = {
  204. + .probe = jh7110_stgcrg_probe,
  205. + .driver = {
  206. + .name = "clk-starfive-jh7110-stg",
  207. + .of_match_table = jh7110_stgcrg_match,
  208. + },
  209. +};
  210. +module_platform_driver(jh7110_stgcrg_driver);
  211. +
  212. +MODULE_AUTHOR("Xingyu Wu <[email protected]>");
  213. +MODULE_AUTHOR("Emil Renner Berthing <[email protected]>");
  214. +MODULE_DESCRIPTION("StarFive JH7110 System-Top-Group clock driver");
  215. +MODULE_LICENSE("GPL");