0054-clk-starfive-Add-StarFive-JH7110-Image-Signal-Proces.patch 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. From 003c13d81b525a184c5ca551e536e6786e2d2f5c Mon Sep 17 00:00:00 2001
  2. From: Xingyu Wu <[email protected]>
  3. Date: Thu, 18 May 2023 18:12:27 +0800
  4. Subject: [PATCH 054/122] clk: starfive: Add StarFive JH7110
  5. Image-Signal-Process clock driver
  6. Add driver for the StarFive JH7110 Image-Signal-Process clock controller.
  7. And these clock controllers should power on and enable the clocks from
  8. SYSCRG first before registering.
  9. Signed-off-by: Xingyu Wu <[email protected]>
  10. ---
  11. drivers/clk/starfive/Kconfig | 11 +
  12. drivers/clk/starfive/Makefile | 1 +
  13. .../clk/starfive/clk-starfive-jh7110-isp.c | 232 ++++++++++++++++++
  14. drivers/clk/starfive/clk-starfive-jh7110.h | 6 +
  15. 4 files changed, 250 insertions(+)
  16. create mode 100644 drivers/clk/starfive/clk-starfive-jh7110-isp.c
  17. --- a/drivers/clk/starfive/Kconfig
  18. +++ b/drivers/clk/starfive/Kconfig
  19. @@ -62,3 +62,14 @@ config CLK_STARFIVE_JH7110_STG
  20. help
  21. Say yes here to support the System-Top-Group clock controller
  22. on the StarFive JH7110 SoC.
  23. +
  24. +config CLK_STARFIVE_JH7110_ISP
  25. + tristate "StarFive JH7110 Image-Signal-Process clock support"
  26. + depends on CLK_STARFIVE_JH7110_SYS && JH71XX_PMU
  27. + select AUXILIARY_BUS
  28. + select CLK_STARFIVE_JH71X0
  29. + select RESET_STARFIVE_JH7110
  30. + default m if ARCH_STARFIVE
  31. + help
  32. + Say yes here to support the Image-Signal-Process clock controller
  33. + on the StarFive JH7110 SoC.
  34. --- a/drivers/clk/starfive/Makefile
  35. +++ b/drivers/clk/starfive/Makefile
  36. @@ -8,3 +8,4 @@ obj-$(CONFIG_CLK_STARFIVE_JH7110_PLL) +=
  37. obj-$(CONFIG_CLK_STARFIVE_JH7110_SYS) += clk-starfive-jh7110-sys.o
  38. obj-$(CONFIG_CLK_STARFIVE_JH7110_AON) += clk-starfive-jh7110-aon.o
  39. obj-$(CONFIG_CLK_STARFIVE_JH7110_STG) += clk-starfive-jh7110-stg.o
  40. +obj-$(CONFIG_CLK_STARFIVE_JH7110_ISP) += clk-starfive-jh7110-isp.o
  41. --- /dev/null
  42. +++ b/drivers/clk/starfive/clk-starfive-jh7110-isp.c
  43. @@ -0,0 +1,232 @@
  44. +// SPDX-License-Identifier: GPL-2.0
  45. +/*
  46. + * StarFive JH7110 Image-Signal-Process Clock Driver
  47. + *
  48. + * Copyright (C) 2022-2023 StarFive Technology Co., Ltd.
  49. + */
  50. +
  51. +#include <linux/clk.h>
  52. +#include <linux/clk-provider.h>
  53. +#include <linux/io.h>
  54. +#include <linux/platform_device.h>
  55. +#include <linux/pm_runtime.h>
  56. +#include <linux/reset.h>
  57. +
  58. +#include <dt-bindings/clock/starfive,jh7110-crg.h>
  59. +
  60. +#include "clk-starfive-jh7110.h"
  61. +
  62. +/* external clocks */
  63. +#define JH7110_ISPCLK_ISP_TOP_CORE (JH7110_ISPCLK_END + 0)
  64. +#define JH7110_ISPCLK_ISP_TOP_AXI (JH7110_ISPCLK_END + 1)
  65. +#define JH7110_ISPCLK_NOC_BUS_ISP_AXI (JH7110_ISPCLK_END + 2)
  66. +#define JH7110_ISPCLK_DVP_CLK (JH7110_ISPCLK_END + 3)
  67. +#define JH7110_ISPCLK_EXT_END (JH7110_ISPCLK_END + 4)
  68. +
  69. +static struct clk_bulk_data jh7110_isp_top_clks[] = {
  70. + { .id = "isp_top_core" },
  71. + { .id = "isp_top_axi" }
  72. +};
  73. +
  74. +static const struct jh71x0_clk_data jh7110_ispclk_data[] = {
  75. + /* syscon */
  76. + JH71X0__DIV(JH7110_ISPCLK_DOM4_APB_FUNC, "dom4_apb_func", 15,
  77. + JH7110_ISPCLK_ISP_TOP_AXI),
  78. + JH71X0__DIV(JH7110_ISPCLK_MIPI_RX0_PXL, "mipi_rx0_pxl", 8,
  79. + JH7110_ISPCLK_ISP_TOP_CORE),
  80. + JH71X0__INV(JH7110_ISPCLK_DVP_INV, "dvp_inv", JH7110_ISPCLK_DVP_CLK),
  81. + /* vin */
  82. + JH71X0__DIV(JH7110_ISPCLK_M31DPHY_CFG_IN, "m31dphy_cfg_in", 16,
  83. + JH7110_ISPCLK_ISP_TOP_CORE),
  84. + JH71X0__DIV(JH7110_ISPCLK_M31DPHY_REF_IN, "m31dphy_ref_in", 16,
  85. + JH7110_ISPCLK_ISP_TOP_CORE),
  86. + JH71X0__DIV(JH7110_ISPCLK_M31DPHY_TX_ESC_LAN0, "m31dphy_tx_esc_lan0", 60,
  87. + JH7110_ISPCLK_ISP_TOP_CORE),
  88. + JH71X0_GATE(JH7110_ISPCLK_VIN_APB, "vin_apb", 0,
  89. + JH7110_ISPCLK_DOM4_APB_FUNC),
  90. + JH71X0__DIV(JH7110_ISPCLK_VIN_SYS, "vin_sys", 8, JH7110_ISPCLK_ISP_TOP_CORE),
  91. + JH71X0_GATE(JH7110_ISPCLK_VIN_PIXEL_IF0, "vin_pixel_if0", 0,
  92. + JH7110_ISPCLK_MIPI_RX0_PXL),
  93. + JH71X0_GATE(JH7110_ISPCLK_VIN_PIXEL_IF1, "vin_pixel_if1", 0,
  94. + JH7110_ISPCLK_MIPI_RX0_PXL),
  95. + JH71X0_GATE(JH7110_ISPCLK_VIN_PIXEL_IF2, "vin_pixel_if2", 0,
  96. + JH7110_ISPCLK_MIPI_RX0_PXL),
  97. + JH71X0_GATE(JH7110_ISPCLK_VIN_PIXEL_IF3, "vin_pixel_if3", 0,
  98. + JH7110_ISPCLK_MIPI_RX0_PXL),
  99. + JH71X0__MUX(JH7110_ISPCLK_VIN_P_AXI_WR, "vin_p_axi_wr", 2,
  100. + JH7110_ISPCLK_MIPI_RX0_PXL,
  101. + JH7110_ISPCLK_DVP_INV),
  102. + /* ispv2_top_wrapper */
  103. + JH71X0_GMUX(JH7110_ISPCLK_ISPV2_TOP_WRAPPER_C, "ispv2_top_wrapper_c", 0, 2,
  104. + JH7110_ISPCLK_MIPI_RX0_PXL,
  105. + JH7110_ISPCLK_DVP_INV),
  106. +};
  107. +
  108. +static inline int jh7110_isp_top_rst_init(struct jh71x0_clk_priv *priv)
  109. +{
  110. + struct reset_control *top_rsts;
  111. +
  112. + /* The resets should be shared and other ISP modules will use its. */
  113. + top_rsts = devm_reset_control_array_get_shared(priv->dev);
  114. + if (IS_ERR(top_rsts))
  115. + return dev_err_probe(priv->dev, PTR_ERR(top_rsts),
  116. + "failed to get top resets\n");
  117. +
  118. + return reset_control_deassert(top_rsts);
  119. +}
  120. +
  121. +static struct clk_hw *jh7110_ispclk_get(struct of_phandle_args *clkspec, void *data)
  122. +{
  123. + struct jh71x0_clk_priv *priv = data;
  124. + unsigned int idx = clkspec->args[0];
  125. +
  126. + if (idx < JH7110_ISPCLK_END)
  127. + return &priv->reg[idx].hw;
  128. +
  129. + return ERR_PTR(-EINVAL);
  130. +}
  131. +
  132. +#ifdef CONFIG_PM
  133. +static int jh7110_ispcrg_suspend(struct device *dev)
  134. +{
  135. + struct top_sysclk *top = dev_get_drvdata(dev);
  136. +
  137. + clk_bulk_disable_unprepare(top->top_clks_num, top->top_clks);
  138. +
  139. + return 0;
  140. +}
  141. +
  142. +static int jh7110_ispcrg_resume(struct device *dev)
  143. +{
  144. + struct top_sysclk *top = dev_get_drvdata(dev);
  145. +
  146. + return clk_bulk_prepare_enable(top->top_clks_num, top->top_clks);
  147. +}
  148. +#endif
  149. +
  150. +static const struct dev_pm_ops jh7110_ispcrg_pm_ops = {
  151. + SET_RUNTIME_PM_OPS(jh7110_ispcrg_suspend, jh7110_ispcrg_resume, NULL)
  152. +};
  153. +
  154. +static int jh7110_ispcrg_probe(struct platform_device *pdev)
  155. +{
  156. + struct jh71x0_clk_priv *priv;
  157. + struct top_sysclk *top;
  158. + unsigned int idx;
  159. + int ret;
  160. +
  161. + priv = devm_kzalloc(&pdev->dev,
  162. + struct_size(priv, reg, JH7110_ISPCLK_END),
  163. + GFP_KERNEL);
  164. + if (!priv)
  165. + return -ENOMEM;
  166. +
  167. + top = devm_kzalloc(&pdev->dev, sizeof(*top), GFP_KERNEL);
  168. + if (!top)
  169. + return -ENOMEM;
  170. +
  171. + spin_lock_init(&priv->rmw_lock);
  172. + priv->dev = &pdev->dev;
  173. + priv->base = devm_platform_ioremap_resource(pdev, 0);
  174. + if (IS_ERR(priv->base))
  175. + return PTR_ERR(priv->base);
  176. +
  177. + top->top_clks = jh7110_isp_top_clks;
  178. + top->top_clks_num = ARRAY_SIZE(jh7110_isp_top_clks);
  179. + ret = devm_clk_bulk_get(priv->dev, top->top_clks_num, top->top_clks);
  180. + if (ret)
  181. + return dev_err_probe(priv->dev, ret, "failed to get main clocks\n");
  182. + dev_set_drvdata(priv->dev, top);
  183. +
  184. + /* enable power domain and clocks */
  185. + pm_runtime_enable(priv->dev);
  186. + ret = pm_runtime_get_sync(priv->dev);
  187. + if (ret < 0)
  188. + return dev_err_probe(priv->dev, ret, "failed to turn on power\n");
  189. +
  190. + ret = jh7110_isp_top_rst_init(priv);
  191. + if (ret)
  192. + goto err_exit;
  193. +
  194. + for (idx = 0; idx < JH7110_ISPCLK_END; idx++) {
  195. + u32 max = jh7110_ispclk_data[idx].max;
  196. + struct clk_parent_data parents[4] = {};
  197. + struct clk_init_data init = {
  198. + .name = jh7110_ispclk_data[idx].name,
  199. + .ops = starfive_jh71x0_clk_ops(max),
  200. + .parent_data = parents,
  201. + .num_parents =
  202. + ((max & JH71X0_CLK_MUX_MASK) >> JH71X0_CLK_MUX_SHIFT) + 1,
  203. + .flags = jh7110_ispclk_data[idx].flags,
  204. + };
  205. + struct jh71x0_clk *clk = &priv->reg[idx];
  206. + unsigned int i;
  207. + const char *fw_name[JH7110_ISPCLK_EXT_END - JH7110_ISPCLK_END] = {
  208. + "isp_top_core",
  209. + "isp_top_axi",
  210. + "noc_bus_isp_axi",
  211. + "dvp_clk"
  212. + };
  213. +
  214. + for (i = 0; i < init.num_parents; i++) {
  215. + unsigned int pidx = jh7110_ispclk_data[idx].parents[i];
  216. +
  217. + if (pidx < JH7110_ISPCLK_END)
  218. + parents[i].hw = &priv->reg[pidx].hw;
  219. + else
  220. + parents[i].fw_name = fw_name[pidx - JH7110_ISPCLK_END];
  221. + }
  222. +
  223. + clk->hw.init = &init;
  224. + clk->idx = idx;
  225. + clk->max_div = max & JH71X0_CLK_DIV_MASK;
  226. +
  227. + ret = devm_clk_hw_register(&pdev->dev, &clk->hw);
  228. + if (ret)
  229. + goto err_exit;
  230. + }
  231. +
  232. + ret = devm_of_clk_add_hw_provider(&pdev->dev, jh7110_ispclk_get, priv);
  233. + if (ret)
  234. + goto err_exit;
  235. +
  236. + ret = jh7110_reset_controller_register(priv, "rst-isp", 3);
  237. + if (ret)
  238. + goto err_exit;
  239. +
  240. + return 0;
  241. +
  242. +err_exit:
  243. + pm_runtime_put_sync(priv->dev);
  244. + pm_runtime_disable(priv->dev);
  245. + return ret;
  246. +}
  247. +
  248. +static int jh7110_ispcrg_remove(struct platform_device *pdev)
  249. +{
  250. + pm_runtime_put_sync(&pdev->dev);
  251. + pm_runtime_disable(&pdev->dev);
  252. +
  253. + return 0;
  254. +}
  255. +
  256. +static const struct of_device_id jh7110_ispcrg_match[] = {
  257. + { .compatible = "starfive,jh7110-ispcrg" },
  258. + { /* sentinel */ }
  259. +};
  260. +MODULE_DEVICE_TABLE(of, jh7110_ispcrg_match);
  261. +
  262. +static struct platform_driver jh7110_ispcrg_driver = {
  263. + .probe = jh7110_ispcrg_probe,
  264. + .remove = jh7110_ispcrg_remove,
  265. + .driver = {
  266. + .name = "clk-starfive-jh7110-isp",
  267. + .of_match_table = jh7110_ispcrg_match,
  268. + .pm = &jh7110_ispcrg_pm_ops,
  269. + },
  270. +};
  271. +module_platform_driver(jh7110_ispcrg_driver);
  272. +
  273. +MODULE_AUTHOR("Xingyu Wu <[email protected]>");
  274. +MODULE_DESCRIPTION("StarFive JH7110 Image-Signal-Process clock driver");
  275. +MODULE_LICENSE("GPL");
  276. --- a/drivers/clk/starfive/clk-starfive-jh7110.h
  277. +++ b/drivers/clk/starfive/clk-starfive-jh7110.h
  278. @@ -4,6 +4,12 @@
  279. #include "clk-starfive-jh71x0.h"
  280. +/* top clocks of ISP/VOUT domain from SYSCRG */
  281. +struct top_sysclk {
  282. + struct clk_bulk_data *top_clks;
  283. + int top_clks_num;
  284. +};
  285. +
  286. int jh7110_reset_controller_register(struct jh71x0_clk_priv *priv,
  287. const char *adev_name,
  288. u32 adev_id);