0009-MIPS-ath79-add-lots-of-missing-registers.patch 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977
  1. From 3ea2bff4ed3ce74dc4303aa20f5e906e78352f6b Mon Sep 17 00:00:00 2001
  2. From: John Crispin <[email protected]>
  3. Date: Tue, 6 Mar 2018 10:06:10 +0100
  4. Subject: [PATCH 09/27] MIPS: ath79: add lots of missing registers
  5. Signed-off-by: John Crispin <[email protected]>
  6. ---
  7. arch/mips/include/asm/mach-ath79/ar71xx_regs.h | 773 ++++++++++++++++++++++++-
  8. 1 file changed, 771 insertions(+), 2 deletions(-)
  9. diff --git a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
  10. index aa3800c82332..284b4fa23e03 100644
  11. --- a/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
  12. +++ b/arch/mips/include/asm/mach-ath79/ar71xx_regs.h
  13. @@ -20,6 +20,10 @@
  14. #include <linux/bitops.h>
  15. #define AR71XX_APB_BASE 0x18000000
  16. +#define AR71XX_GE0_BASE 0x19000000
  17. +#define AR71XX_GE0_SIZE 0x10000
  18. +#define AR71XX_GE1_BASE 0x1a000000
  19. +#define AR71XX_GE1_SIZE 0x10000
  20. #define AR71XX_EHCI_BASE 0x1b000000
  21. #define AR71XX_EHCI_SIZE 0x1000
  22. #define AR71XX_OHCI_BASE 0x1c000000
  23. @@ -39,6 +43,8 @@
  24. #define AR71XX_PLL_SIZE 0x100
  25. #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
  26. #define AR71XX_RESET_SIZE 0x100
  27. +#define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
  28. +#define AR71XX_MII_SIZE 0x100
  29. #define AR71XX_PCI_MEM_BASE 0x10000000
  30. #define AR71XX_PCI_MEM_SIZE 0x07000000
  31. @@ -81,18 +87,39 @@
  32. #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
  33. #define AR933X_UART_SIZE 0x14
  34. +#define AR933X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
  35. +#define AR933X_GMAC_SIZE 0x04
  36. #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  37. #define AR933X_WMAC_SIZE 0x20000
  38. #define AR933X_EHCI_BASE 0x1b000000
  39. #define AR933X_EHCI_SIZE 0x1000
  40. +#define AR934X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
  41. +#define AR934X_GMAC_SIZE 0x14
  42. #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  43. #define AR934X_WMAC_SIZE 0x20000
  44. #define AR934X_EHCI_BASE 0x1b000000
  45. #define AR934X_EHCI_SIZE 0x200
  46. +#define AR934X_NFC_BASE 0x1b000200
  47. +#define AR934X_NFC_SIZE 0xb8
  48. #define AR934X_SRIF_BASE (AR71XX_APB_BASE + 0x00116000)
  49. #define AR934X_SRIF_SIZE 0x1000
  50. +#define QCA953X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
  51. +#define QCA953X_GMAC_SIZE 0x14
  52. +#define QCA953X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  53. +#define QCA953X_WMAC_SIZE 0x20000
  54. +#define QCA953X_EHCI_BASE 0x1b000000
  55. +#define QCA953X_EHCI_SIZE 0x200
  56. +#define QCA953X_SRIF_BASE (AR71XX_APB_BASE + 0x00116000)
  57. +#define QCA953X_SRIF_SIZE 0x1000
  58. +
  59. +#define QCA953X_PCI_CFG_BASE0 0x14000000
  60. +#define QCA953X_PCI_CTRL_BASE0 (AR71XX_APB_BASE + 0x000f0000)
  61. +#define QCA953X_PCI_CRP_BASE0 (AR71XX_APB_BASE + 0x000c0000)
  62. +#define QCA953X_PCI_MEM_BASE0 0x10000000
  63. +#define QCA953X_PCI_MEM_SIZE 0x02000000
  64. +
  65. #define QCA955X_PCI_MEM_BASE0 0x10000000
  66. #define QCA955X_PCI_MEM_BASE1 0x12000000
  67. #define QCA955X_PCI_MEM_SIZE 0x02000000
  68. @@ -106,11 +133,72 @@
  69. #define QCA955X_PCI_CTRL_BASE1 (AR71XX_APB_BASE + 0x00280000)
  70. #define QCA955X_PCI_CTRL_SIZE 0x100
  71. +#define QCA955X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
  72. +#define QCA955X_GMAC_SIZE 0x40
  73. #define QCA955X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  74. #define QCA955X_WMAC_SIZE 0x20000
  75. #define QCA955X_EHCI0_BASE 0x1b000000
  76. #define QCA955X_EHCI1_BASE 0x1b400000
  77. #define QCA955X_EHCI_SIZE 0x1000
  78. +#define QCA955X_NFC_BASE 0x1b800200
  79. +#define QCA955X_NFC_SIZE 0xb8
  80. +
  81. +#define QCA956X_PCI_MEM_BASE1 0x12000000
  82. +#define QCA956X_PCI_MEM_SIZE 0x02000000
  83. +#define QCA956X_PCI_CFG_BASE1 0x16000000
  84. +#define QCA956X_PCI_CFG_SIZE 0x1000
  85. +#define QCA956X_PCI_CRP_BASE1 (AR71XX_APB_BASE + 0x00250000)
  86. +#define QCA956X_PCI_CRP_SIZE 0x1000
  87. +#define QCA956X_PCI_CTRL_BASE1 (AR71XX_APB_BASE + 0x00280000)
  88. +#define QCA956X_PCI_CTRL_SIZE 0x100
  89. +
  90. +#define QCA956X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
  91. +#define QCA956X_WMAC_SIZE 0x20000
  92. +#define QCA956X_EHCI0_BASE 0x1b000000
  93. +#define QCA956X_EHCI1_BASE 0x1b400000
  94. +#define QCA956X_EHCI_SIZE 0x200
  95. +#define QCA956X_GMAC_SGMII_BASE (AR71XX_APB_BASE + 0x00070000)
  96. +#define QCA956X_GMAC_SGMII_SIZE 0x64
  97. +#define QCA956X_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
  98. +#define QCA956X_PLL_SIZE 0x50
  99. +#define QCA956X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
  100. +#define QCA956X_GMAC_SIZE 0x64
  101. +
  102. +/*
  103. + * Hidden Registers
  104. + */
  105. +#define QCA956X_MAC_CFG_BASE 0xb9000000
  106. +#define QCA956X_MAC_CFG_SIZE 0x64
  107. +
  108. +#define QCA956X_MAC_CFG1_REG 0x00
  109. +#define QCA956X_MAC_CFG1_SOFT_RST BIT(31)
  110. +#define QCA956X_MAC_CFG1_RX_RST BIT(19)
  111. +#define QCA956X_MAC_CFG1_TX_RST BIT(18)
  112. +#define QCA956X_MAC_CFG1_LOOPBACK BIT(8)
  113. +#define QCA956X_MAC_CFG1_RX_EN BIT(2)
  114. +#define QCA956X_MAC_CFG1_TX_EN BIT(0)
  115. +
  116. +#define QCA956X_MAC_CFG2_REG 0x04
  117. +#define QCA956X_MAC_CFG2_IF_1000 BIT(9)
  118. +#define QCA956X_MAC_CFG2_IF_10_100 BIT(8)
  119. +#define QCA956X_MAC_CFG2_HUGE_FRAME_EN BIT(5)
  120. +#define QCA956X_MAC_CFG2_LEN_CHECK BIT(4)
  121. +#define QCA956X_MAC_CFG2_PAD_CRC_EN BIT(2)
  122. +#define QCA956X_MAC_CFG2_FDX BIT(0)
  123. +
  124. +#define QCA956X_MAC_MII_MGMT_CFG_REG 0x20
  125. +#define QCA956X_MGMT_CFG_CLK_DIV_20 0x07
  126. +
  127. +#define QCA956X_MAC_FIFO_CFG0_REG 0x48
  128. +#define QCA956X_MAC_FIFO_CFG1_REG 0x4c
  129. +#define QCA956X_MAC_FIFO_CFG2_REG 0x50
  130. +#define QCA956X_MAC_FIFO_CFG3_REG 0x54
  131. +#define QCA956X_MAC_FIFO_CFG4_REG 0x58
  132. +#define QCA956X_MAC_FIFO_CFG5_REG 0x5c
  133. +
  134. +#define QCA956X_DAM_RESET_OFFSET 0xb90001bc
  135. +#define QCA956X_DAM_RESET_SIZE 0x4
  136. +#define QCA956X_INLINE_CHKSUM_ENG BIT(27)
  137. /*
  138. * DDR_CTRL block
  139. @@ -149,6 +237,12 @@
  140. #define AR934X_DDR_REG_FLUSH_PCIE 0xa8
  141. #define AR934X_DDR_REG_FLUSH_WMAC 0xac
  142. +#define QCA953X_DDR_REG_FLUSH_GE0 0x9c
  143. +#define QCA953X_DDR_REG_FLUSH_GE1 0xa0
  144. +#define QCA953X_DDR_REG_FLUSH_USB 0xa4
  145. +#define QCA953X_DDR_REG_FLUSH_PCIE 0xa8
  146. +#define QCA953X_DDR_REG_FLUSH_WMAC 0xac
  147. +
  148. /*
  149. * PLL block
  150. */
  151. @@ -166,8 +260,14 @@
  152. #define AR71XX_AHB_DIV_SHIFT 20
  153. #define AR71XX_AHB_DIV_MASK 0x7
  154. +#define AR71XX_ETH0_PLL_SHIFT 17
  155. +#define AR71XX_ETH1_PLL_SHIFT 19
  156. +
  157. #define AR724X_PLL_REG_CPU_CONFIG 0x00
  158. -#define AR724X_PLL_REG_PCIE_CONFIG 0x18
  159. +#define AR724X_PLL_REG_PCIE_CONFIG 0x10
  160. +
  161. +#define AR724X_PLL_REG_PCIE_CONFIG_PPL_BYPASS BIT(16)
  162. +#define AR724X_PLL_REG_PCIE_CONFIG_PPL_RESET BIT(25)
  163. #define AR724X_PLL_FB_SHIFT 0
  164. #define AR724X_PLL_FB_MASK 0x3ff
  165. @@ -178,6 +278,8 @@
  166. #define AR724X_DDR_DIV_SHIFT 22
  167. #define AR724X_DDR_DIV_MASK 0x3
  168. +#define AR7242_PLL_REG_ETH0_INT_CLOCK 0x2c
  169. +
  170. #define AR913X_PLL_REG_CPU_CONFIG 0x00
  171. #define AR913X_PLL_REG_ETH_CONFIG 0x04
  172. #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
  173. @@ -190,6 +292,9 @@
  174. #define AR913X_AHB_DIV_SHIFT 19
  175. #define AR913X_AHB_DIV_MASK 0x1
  176. +#define AR913X_ETH0_PLL_SHIFT 20
  177. +#define AR913X_ETH1_PLL_SHIFT 22
  178. +
  179. #define AR933X_PLL_CPU_CONFIG_REG 0x00
  180. #define AR933X_PLL_CLOCK_CTRL_REG 0x08
  181. @@ -211,6 +316,8 @@
  182. #define AR934X_PLL_CPU_CONFIG_REG 0x00
  183. #define AR934X_PLL_DDR_CONFIG_REG 0x04
  184. #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
  185. +#define AR934X_PLL_SWITCH_CLOCK_CONTROL_REG 0x24
  186. +#define AR934X_PLL_ETH_XMII_CONTROL_REG 0x2c
  187. #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
  188. #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
  189. @@ -243,9 +350,52 @@
  190. #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
  191. #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
  192. +#define AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL BIT(6)
  193. +
  194. +#define QCA953X_PLL_CPU_CONFIG_REG 0x00
  195. +#define QCA953X_PLL_DDR_CONFIG_REG 0x04
  196. +#define QCA953X_PLL_CLK_CTRL_REG 0x08
  197. +#define QCA953X_PLL_SWITCH_CLOCK_CONTROL_REG 0x24
  198. +#define QCA953X_PLL_ETH_XMII_CONTROL_REG 0x2c
  199. +#define QCA953X_PLL_ETH_SGMII_CONTROL_REG 0x48
  200. +
  201. +#define QCA953X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
  202. +#define QCA953X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
  203. +#define QCA953X_PLL_CPU_CONFIG_NINT_SHIFT 6
  204. +#define QCA953X_PLL_CPU_CONFIG_NINT_MASK 0x3f
  205. +#define QCA953X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
  206. +#define QCA953X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
  207. +#define QCA953X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
  208. +#define QCA953X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
  209. +
  210. +#define QCA953X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
  211. +#define QCA953X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
  212. +#define QCA953X_PLL_DDR_CONFIG_NINT_SHIFT 10
  213. +#define QCA953X_PLL_DDR_CONFIG_NINT_MASK 0x3f
  214. +#define QCA953X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
  215. +#define QCA953X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
  216. +#define QCA953X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
  217. +#define QCA953X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
  218. +
  219. +#define QCA953X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
  220. +#define QCA953X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
  221. +#define QCA953X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
  222. +#define QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5
  223. +#define QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
  224. +#define QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10
  225. +#define QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
  226. +#define QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15
  227. +#define QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
  228. +#define QCA953X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
  229. +#define QCA953X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
  230. +#define QCA953X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
  231. +
  232. #define QCA955X_PLL_CPU_CONFIG_REG 0x00
  233. #define QCA955X_PLL_DDR_CONFIG_REG 0x04
  234. #define QCA955X_PLL_CLK_CTRL_REG 0x08
  235. +#define QCA955X_PLL_ETH_XMII_CONTROL_REG 0x28
  236. +#define QCA955X_PLL_ETH_SGMII_CONTROL_REG 0x48
  237. +#define QCA955X_PLL_ETH_SGMII_SERDES_REG 0x4c
  238. #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
  239. #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
  240. @@ -278,6 +428,81 @@
  241. #define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
  242. #define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
  243. +#define QCA955X_PLL_ETH_SGMII_SERDES_LOCK_DETECT BIT(2)
  244. +#define QCA955X_PLL_ETH_SGMII_SERDES_PLL_REFCLK BIT(1)
  245. +#define QCA955X_PLL_ETH_SGMII_SERDES_EN_PLL BIT(0)
  246. +
  247. +#define QCA956X_PLL_CPU_CONFIG_REG 0x00
  248. +#define QCA956X_PLL_CPU_CONFIG1_REG 0x04
  249. +#define QCA956X_PLL_DDR_CONFIG_REG 0x08
  250. +#define QCA956X_PLL_DDR_CONFIG1_REG 0x0c
  251. +#define QCA956X_PLL_CLK_CTRL_REG 0x10
  252. +#define QCA956X_PLL_SWITCH_CLOCK_CONTROL_REG 0x28
  253. +#define QCA956X_PLL_ETH_XMII_CONTROL_REG 0x30
  254. +#define QCA956X_PLL_ETH_SGMII_SERDES_REG 0x4c
  255. +
  256. +#define QCA956X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
  257. +#define QCA956X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
  258. +#define QCA956X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
  259. +#define QCA956X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
  260. +
  261. +#define QCA956X_PLL_CPU_CONFIG1_NFRAC_L_SHIFT 0
  262. +#define QCA956X_PLL_CPU_CONFIG1_NFRAC_L_MASK 0x1f
  263. +#define QCA956X_PLL_CPU_CONFIG1_NFRAC_H_SHIFT 5
  264. +#define QCA956X_PLL_CPU_CONFIG1_NFRAC_H_MASK 0x1fff
  265. +#define QCA956X_PLL_CPU_CONFIG1_NINT_SHIFT 18
  266. +#define QCA956X_PLL_CPU_CONFIG1_NINT_MASK 0x1ff
  267. +
  268. +#define QCA956X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
  269. +#define QCA956X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
  270. +#define QCA956X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
  271. +#define QCA956X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
  272. +
  273. +#define QCA956X_PLL_DDR_CONFIG1_NFRAC_L_SHIFT 0
  274. +#define QCA956X_PLL_DDR_CONFIG1_NFRAC_L_MASK 0x1f
  275. +#define QCA956X_PLL_DDR_CONFIG1_NFRAC_H_SHIFT 5
  276. +#define QCA956X_PLL_DDR_CONFIG1_NFRAC_H_MASK 0x1fff
  277. +#define QCA956X_PLL_DDR_CONFIG1_NINT_SHIFT 18
  278. +#define QCA956X_PLL_DDR_CONFIG1_NINT_MASK 0x1ff
  279. +
  280. +#define QCA956X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
  281. +#define QCA956X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
  282. +#define QCA956X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
  283. +#define QCA956X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5
  284. +#define QCA956X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
  285. +#define QCA956X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10
  286. +#define QCA956X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
  287. +#define QCA956X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15
  288. +#define QCA956X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
  289. +#define QCA956X_PLL_CLK_CTRL_CPU_DDRCLK_FROM_DDRPLL BIT(20)
  290. +#define QCA956X_PLL_CLK_CTRL_CPU_DDRCLK_FROM_CPUPLL BIT(21)
  291. +#define QCA956X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
  292. +
  293. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_I2C_CLK_SELB BIT(5)
  294. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_MDIO_CLK_SEL0_1 BIT(6)
  295. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_UART1_CLK_SEL BIT(7)
  296. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_USB_REFCLK_FREQ_SEL_SHIFT 8
  297. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_USB_REFCLK_FREQ_SEL_MASK 0xf
  298. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_EN_PLL_TOP BIT(12)
  299. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_MDIO_CLK_SEL0_2 BIT(13)
  300. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_MDIO_CLK_SEL1_1 BIT(14)
  301. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_MDIO_CLK_SEL1_2 BIT(15)
  302. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_SWITCH_FUNC_TST_MODE BIT(16)
  303. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_EEE_ENABLE BIT(17)
  304. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_OEN_CLK125M_PLL BIT(18)
  305. +#define QCA956X_PLL_SWITCH_CLOCK_SPARE_SWITCHCLK_SEL BIT(19)
  306. +
  307. +#define QCA956X_PLL_ETH_XMII_TX_INVERT BIT(1)
  308. +#define QCA956X_PLL_ETH_XMII_GIGE BIT(25)
  309. +#define QCA956X_PLL_ETH_XMII_RX_DELAY_SHIFT 28
  310. +#define QCA956X_PLL_ETH_XMII_RX_DELAY_MASK 0x3
  311. +#define QCA956X_PLL_ETH_XMII_TX_DELAY_SHIFT 26
  312. +#define QCA956X_PLL_ETH_XMII_TX_DELAY_MASK 3
  313. +
  314. +#define QCA956X_PLL_ETH_SGMII_SERDES_LOCK_DETECT BIT(2)
  315. +#define QCA956X_PLL_ETH_SGMII_SERDES_PLL_REFCLK BIT(1)
  316. +#define QCA956X_PLL_ETH_SGMII_SERDES_EN_PLL BIT(0)
  317. +
  318. /*
  319. * USB_CONFIG block
  320. */
  321. @@ -317,10 +542,19 @@
  322. #define AR934X_RESET_REG_BOOTSTRAP 0xb0
  323. #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
  324. +#define QCA953X_RESET_REG_RESET_MODULE 0x1c
  325. +#define QCA953X_RESET_REG_BOOTSTRAP 0xb0
  326. +#define QCA953X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
  327. +
  328. #define QCA955X_RESET_REG_RESET_MODULE 0x1c
  329. #define QCA955X_RESET_REG_BOOTSTRAP 0xb0
  330. #define QCA955X_RESET_REG_EXT_INT_STATUS 0xac
  331. +#define QCA956X_RESET_REG_RESET_MODULE 0x1c
  332. +#define QCA956X_RESET_REG_BOOTSTRAP 0xb0
  333. +#define QCA956X_RESET_REG_EXT_INT_STATUS 0xac
  334. +
  335. +#define MISC_INT_MIPS_SI_TIMERINT_MASK BIT(28)
  336. #define MISC_INT_ETHSW BIT(12)
  337. #define MISC_INT_TIMER4 BIT(10)
  338. #define MISC_INT_TIMER3 BIT(9)
  339. @@ -370,16 +604,123 @@
  340. #define AR913X_RESET_USB_HOST BIT(5)
  341. #define AR913X_RESET_USB_PHY BIT(4)
  342. +#define AR933X_RESET_GE1_MDIO BIT(23)
  343. +#define AR933X_RESET_GE0_MDIO BIT(22)
  344. +#define AR933X_RESET_GE1_MAC BIT(13)
  345. #define AR933X_RESET_WMAC BIT(11)
  346. +#define AR933X_RESET_GE0_MAC BIT(9)
  347. #define AR933X_RESET_USB_HOST BIT(5)
  348. #define AR933X_RESET_USB_PHY BIT(4)
  349. #define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
  350. +#define AR934X_RESET_HOST BIT(31)
  351. +#define AR934X_RESET_SLIC BIT(30)
  352. +#define AR934X_RESET_HDMA BIT(29)
  353. +#define AR934X_RESET_EXTERNAL BIT(28)
  354. +#define AR934X_RESET_RTC BIT(27)
  355. +#define AR934X_RESET_PCIE_EP_INT BIT(26)
  356. +#define AR934X_RESET_CHKSUM_ACC BIT(25)
  357. +#define AR934X_RESET_FULL_CHIP BIT(24)
  358. +#define AR934X_RESET_GE1_MDIO BIT(23)
  359. +#define AR934X_RESET_GE0_MDIO BIT(22)
  360. +#define AR934X_RESET_CPU_NMI BIT(21)
  361. +#define AR934X_RESET_CPU_COLD BIT(20)
  362. +#define AR934X_RESET_HOST_RESET_INT BIT(19)
  363. +#define AR934X_RESET_PCIE_EP BIT(18)
  364. +#define AR934X_RESET_UART1 BIT(17)
  365. +#define AR934X_RESET_DDR BIT(16)
  366. +#define AR934X_RESET_USB_PHY_PLL_PWD_EXT BIT(15)
  367. +#define AR934X_RESET_NANDF BIT(14)
  368. +#define AR934X_RESET_GE1_MAC BIT(13)
  369. +#define AR934X_RESET_ETH_SWITCH_ANALOG BIT(12)
  370. #define AR934X_RESET_USB_PHY_ANALOG BIT(11)
  371. +#define AR934X_RESET_HOST_DMA_INT BIT(10)
  372. +#define AR934X_RESET_GE0_MAC BIT(9)
  373. +#define AR934X_RESET_ETH_SWITCH BIT(8)
  374. +#define AR934X_RESET_PCIE_PHY BIT(7)
  375. +#define AR934X_RESET_PCIE BIT(6)
  376. #define AR934X_RESET_USB_HOST BIT(5)
  377. #define AR934X_RESET_USB_PHY BIT(4)
  378. #define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
  379. -
  380. +#define AR934X_RESET_LUT BIT(2)
  381. +#define AR934X_RESET_MBOX BIT(1)
  382. +#define AR934X_RESET_I2S BIT(0)
  383. +
  384. +#define QCA953X_RESET_USB_EXT_PWR BIT(29)
  385. +#define QCA953X_RESET_EXTERNAL BIT(28)
  386. +#define QCA953X_RESET_RTC BIT(27)
  387. +#define QCA953X_RESET_FULL_CHIP BIT(24)
  388. +#define QCA953X_RESET_GE1_MDIO BIT(23)
  389. +#define QCA953X_RESET_GE0_MDIO BIT(22)
  390. +#define QCA953X_RESET_CPU_NMI BIT(21)
  391. +#define QCA953X_RESET_CPU_COLD BIT(20)
  392. +#define QCA953X_RESET_DDR BIT(16)
  393. +#define QCA953X_RESET_USB_PHY_PLL_PWD_EXT BIT(15)
  394. +#define QCA953X_RESET_GE1_MAC BIT(13)
  395. +#define QCA953X_RESET_ETH_SWITCH_ANALOG BIT(12)
  396. +#define QCA953X_RESET_USB_PHY_ANALOG BIT(11)
  397. +#define QCA953X_RESET_GE0_MAC BIT(9)
  398. +#define QCA953X_RESET_ETH_SWITCH BIT(8)
  399. +#define QCA953X_RESET_PCIE_PHY BIT(7)
  400. +#define QCA953X_RESET_PCIE BIT(6)
  401. +#define QCA953X_RESET_USB_HOST BIT(5)
  402. +#define QCA953X_RESET_USB_PHY BIT(4)
  403. +#define QCA953X_RESET_USBSUS_OVERRIDE BIT(3)
  404. +
  405. +#define QCA955X_RESET_HOST BIT(31)
  406. +#define QCA955X_RESET_SLIC BIT(30)
  407. +#define QCA955X_RESET_HDMA BIT(29)
  408. +#define QCA955X_RESET_EXTERNAL BIT(28)
  409. +#define QCA955X_RESET_RTC BIT(27)
  410. +#define QCA955X_RESET_PCIE_EP_INT BIT(26)
  411. +#define QCA955X_RESET_CHKSUM_ACC BIT(25)
  412. +#define QCA955X_RESET_FULL_CHIP BIT(24)
  413. +#define QCA955X_RESET_GE1_MDIO BIT(23)
  414. +#define QCA955X_RESET_GE0_MDIO BIT(22)
  415. +#define QCA955X_RESET_CPU_NMI BIT(21)
  416. +#define QCA955X_RESET_CPU_COLD BIT(20)
  417. +#define QCA955X_RESET_HOST_RESET_INT BIT(19)
  418. +#define QCA955X_RESET_PCIE_EP BIT(18)
  419. +#define QCA955X_RESET_UART1 BIT(17)
  420. +#define QCA955X_RESET_DDR BIT(16)
  421. +#define QCA955X_RESET_USB_PHY_PLL_PWD_EXT BIT(15)
  422. +#define QCA955X_RESET_NANDF BIT(14)
  423. +#define QCA955X_RESET_GE1_MAC BIT(13)
  424. +#define QCA955X_RESET_SGMII_ANALOG BIT(12)
  425. +#define QCA955X_RESET_USB_PHY_ANALOG BIT(11)
  426. +#define QCA955X_RESET_HOST_DMA_INT BIT(10)
  427. +#define QCA955X_RESET_GE0_MAC BIT(9)
  428. +#define QCA955X_RESET_SGMII BIT(8)
  429. +#define QCA955X_RESET_PCIE_PHY BIT(7)
  430. +#define QCA955X_RESET_PCIE BIT(6)
  431. +#define QCA955X_RESET_USB_HOST BIT(5)
  432. +#define QCA955X_RESET_USB_PHY BIT(4)
  433. +#define QCA955X_RESET_USBSUS_OVERRIDE BIT(3)
  434. +#define QCA955X_RESET_LUT BIT(2)
  435. +#define QCA955X_RESET_MBOX BIT(1)
  436. +#define QCA955X_RESET_I2S BIT(0)
  437. +
  438. +#define QCA956X_RESET_EXTERNAL BIT(28)
  439. +#define QCA956X_RESET_FULL_CHIP BIT(24)
  440. +#define QCA956X_RESET_GE1_MDIO BIT(23)
  441. +#define QCA956X_RESET_GE0_MDIO BIT(22)
  442. +#define QCA956X_RESET_CPU_NMI BIT(21)
  443. +#define QCA956X_RESET_CPU_COLD BIT(20)
  444. +#define QCA956X_RESET_DMA BIT(19)
  445. +#define QCA956X_RESET_DDR BIT(16)
  446. +#define QCA956X_RESET_GE1_MAC BIT(13)
  447. +#define QCA956X_RESET_SGMII_ANALOG BIT(12)
  448. +#define QCA956X_RESET_USB_PHY_ANALOG BIT(11)
  449. +#define QCA956X_RESET_GE0_MAC BIT(9)
  450. +#define QCA956X_RESET_SGMII BIT(8)
  451. +#define QCA956X_RESET_USB_HOST BIT(5)
  452. +#define QCA956X_RESET_USB_PHY BIT(4)
  453. +#define QCA956X_RESET_USBSUS_OVERRIDE BIT(3)
  454. +#define QCA956X_RESET_SWITCH_ANALOG BIT(2)
  455. +#define QCA956X_RESET_SWITCH BIT(0)
  456. +
  457. +#define AR933X_BOOTSTRAP_MDIO_GPIO_EN BIT(18)
  458. +#define AR933X_BOOTSTRAP_EEPBUSY BIT(4)
  459. #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
  460. #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
  461. @@ -398,8 +739,17 @@
  462. #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
  463. #define AR934X_BOOTSTRAP_DDR1 BIT(0)
  464. +#define QCA953X_BOOTSTRAP_SW_OPTION2 BIT(12)
  465. +#define QCA953X_BOOTSTRAP_SW_OPTION1 BIT(11)
  466. +#define QCA953X_BOOTSTRAP_EJTAG_MODE BIT(5)
  467. +#define QCA953X_BOOTSTRAP_REF_CLK_40 BIT(4)
  468. +#define QCA953X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
  469. +#define QCA953X_BOOTSTRAP_DDR1 BIT(0)
  470. +
  471. #define QCA955X_BOOTSTRAP_REF_CLK_40 BIT(4)
  472. +#define QCA956X_BOOTSTRAP_REF_CLK_40 BIT(2)
  473. +
  474. #define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
  475. #define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1)
  476. #define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
  477. @@ -418,6 +768,24 @@
  478. AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
  479. AR934X_PCIE_WMAC_INT_PCIE_RC3)
  480. +#define QCA953X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
  481. +#define QCA953X_PCIE_WMAC_INT_WMAC_TX BIT(1)
  482. +#define QCA953X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
  483. +#define QCA953X_PCIE_WMAC_INT_WMAC_RXHP BIT(3)
  484. +#define QCA953X_PCIE_WMAC_INT_PCIE_RC BIT(4)
  485. +#define QCA953X_PCIE_WMAC_INT_PCIE_RC0 BIT(5)
  486. +#define QCA953X_PCIE_WMAC_INT_PCIE_RC1 BIT(6)
  487. +#define QCA953X_PCIE_WMAC_INT_PCIE_RC2 BIT(7)
  488. +#define QCA953X_PCIE_WMAC_INT_PCIE_RC3 BIT(8)
  489. +#define QCA953X_PCIE_WMAC_INT_WMAC_ALL \
  490. + (QCA953X_PCIE_WMAC_INT_WMAC_MISC | QCA953X_PCIE_WMAC_INT_WMAC_TX | \
  491. + QCA953X_PCIE_WMAC_INT_WMAC_RXLP | QCA953X_PCIE_WMAC_INT_WMAC_RXHP)
  492. +
  493. +#define QCA953X_PCIE_WMAC_INT_PCIE_ALL \
  494. + (QCA953X_PCIE_WMAC_INT_PCIE_RC | QCA953X_PCIE_WMAC_INT_PCIE_RC0 | \
  495. + QCA953X_PCIE_WMAC_INT_PCIE_RC1 | QCA953X_PCIE_WMAC_INT_PCIE_RC2 | \
  496. + QCA953X_PCIE_WMAC_INT_PCIE_RC3)
  497. +
  498. #define QCA955X_EXT_INT_WMAC_MISC BIT(0)
  499. #define QCA955X_EXT_INT_WMAC_TX BIT(1)
  500. #define QCA955X_EXT_INT_WMAC_RXLP BIT(2)
  501. @@ -449,6 +817,37 @@
  502. QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \
  503. QCA955X_EXT_INT_PCIE_RC2_INT3)
  504. +#define QCA956X_EXT_INT_WMAC_MISC BIT(0)
  505. +#define QCA956X_EXT_INT_WMAC_TX BIT(1)
  506. +#define QCA956X_EXT_INT_WMAC_RXLP BIT(2)
  507. +#define QCA956X_EXT_INT_WMAC_RXHP BIT(3)
  508. +#define QCA956X_EXT_INT_PCIE_RC1 BIT(4)
  509. +#define QCA956X_EXT_INT_PCIE_RC1_INT0 BIT(5)
  510. +#define QCA956X_EXT_INT_PCIE_RC1_INT1 BIT(6)
  511. +#define QCA956X_EXT_INT_PCIE_RC1_INT2 BIT(7)
  512. +#define QCA956X_EXT_INT_PCIE_RC1_INT3 BIT(8)
  513. +#define QCA956X_EXT_INT_PCIE_RC2 BIT(12)
  514. +#define QCA956X_EXT_INT_PCIE_RC2_INT0 BIT(13)
  515. +#define QCA956X_EXT_INT_PCIE_RC2_INT1 BIT(14)
  516. +#define QCA956X_EXT_INT_PCIE_RC2_INT2 BIT(15)
  517. +#define QCA956X_EXT_INT_PCIE_RC2_INT3 BIT(16)
  518. +#define QCA956X_EXT_INT_USB1 BIT(24)
  519. +#define QCA956X_EXT_INT_USB2 BIT(28)
  520. +
  521. +#define QCA956X_EXT_INT_WMAC_ALL \
  522. + (QCA956X_EXT_INT_WMAC_MISC | QCA956X_EXT_INT_WMAC_TX | \
  523. + QCA956X_EXT_INT_WMAC_RXLP | QCA956X_EXT_INT_WMAC_RXHP)
  524. +
  525. +#define QCA956X_EXT_INT_PCIE_RC1_ALL \
  526. + (QCA956X_EXT_INT_PCIE_RC1 | QCA956X_EXT_INT_PCIE_RC1_INT0 | \
  527. + QCA956X_EXT_INT_PCIE_RC1_INT1 | QCA956X_EXT_INT_PCIE_RC1_INT2 | \
  528. + QCA956X_EXT_INT_PCIE_RC1_INT3)
  529. +
  530. +#define QCA956X_EXT_INT_PCIE_RC2_ALL \
  531. + (QCA956X_EXT_INT_PCIE_RC2 | QCA956X_EXT_INT_PCIE_RC2_INT0 | \
  532. + QCA956X_EXT_INT_PCIE_RC2_INT1 | QCA956X_EXT_INT_PCIE_RC2_INT2 | \
  533. + QCA956X_EXT_INT_PCIE_RC2_INT3)
  534. +
  535. #define REV_ID_MAJOR_MASK 0xfff0
  536. #define REV_ID_MAJOR_AR71XX 0x00a0
  537. #define REV_ID_MAJOR_AR913X 0x00b0
  538. @@ -460,8 +859,12 @@
  539. #define REV_ID_MAJOR_AR9341 0x0120
  540. #define REV_ID_MAJOR_AR9342 0x1120
  541. #define REV_ID_MAJOR_AR9344 0x2120
  542. +#define REV_ID_MAJOR_QCA9533 0x0140
  543. +#define REV_ID_MAJOR_QCA9533_V2 0x0160
  544. #define REV_ID_MAJOR_QCA9556 0x0130
  545. #define REV_ID_MAJOR_QCA9558 0x1130
  546. +#define REV_ID_MAJOR_TP9343 0x0150
  547. +#define REV_ID_MAJOR_QCA956X 0x1150
  548. #define AR71XX_REV_ID_MINOR_MASK 0x3
  549. #define AR71XX_REV_ID_MINOR_AR7130 0x0
  550. @@ -482,8 +885,12 @@
  551. #define AR934X_REV_ID_REVISION_MASK 0xf
  552. +#define QCA953X_REV_ID_REVISION_MASK 0xf
  553. +
  554. #define QCA955X_REV_ID_REVISION_MASK 0xf
  555. +#define QCA956X_REV_ID_REVISION_MASK 0xf
  556. +
  557. /*
  558. * SPI block
  559. */
  560. @@ -521,15 +928,63 @@
  561. #define AR71XX_GPIO_REG_INT_ENABLE 0x24
  562. #define AR71XX_GPIO_REG_FUNC 0x28
  563. +#define AR934X_GPIO_REG_OUT_FUNC0 0x2c
  564. +#define AR934X_GPIO_REG_OUT_FUNC1 0x30
  565. +#define AR934X_GPIO_REG_OUT_FUNC2 0x34
  566. +#define AR934X_GPIO_REG_OUT_FUNC3 0x38
  567. +#define AR934X_GPIO_REG_OUT_FUNC4 0x3c
  568. +#define AR934X_GPIO_REG_OUT_FUNC5 0x40
  569. #define AR934X_GPIO_REG_FUNC 0x6c
  570. +#define QCA953X_GPIO_REG_OUT_FUNC0 0x2c
  571. +#define QCA953X_GPIO_REG_OUT_FUNC1 0x30
  572. +#define QCA953X_GPIO_REG_OUT_FUNC2 0x34
  573. +#define QCA953X_GPIO_REG_OUT_FUNC3 0x38
  574. +#define QCA953X_GPIO_REG_OUT_FUNC4 0x3c
  575. +#define QCA953X_GPIO_REG_IN_ENABLE0 0x44
  576. +#define QCA953X_GPIO_REG_FUNC 0x6c
  577. +
  578. +#define QCA953X_GPIO_OUT_MUX_SPI_CS1 10
  579. +#define QCA953X_GPIO_OUT_MUX_SPI_CS2 11
  580. +#define QCA953X_GPIO_OUT_MUX_SPI_CS0 9
  581. +#define QCA953X_GPIO_OUT_MUX_SPI_CLK 8
  582. +#define QCA953X_GPIO_OUT_MUX_SPI_MOSI 12
  583. +#define QCA953X_GPIO_OUT_MUX_LED_LINK1 41
  584. +#define QCA953X_GPIO_OUT_MUX_LED_LINK2 42
  585. +#define QCA953X_GPIO_OUT_MUX_LED_LINK3 43
  586. +#define QCA953X_GPIO_OUT_MUX_LED_LINK4 44
  587. +#define QCA953X_GPIO_OUT_MUX_LED_LINK5 45
  588. +
  589. +#define QCA955X_GPIO_REG_OUT_FUNC0 0x2c
  590. +#define QCA955X_GPIO_REG_OUT_FUNC1 0x30
  591. +#define QCA955X_GPIO_REG_OUT_FUNC2 0x34
  592. +#define QCA955X_GPIO_REG_OUT_FUNC3 0x38
  593. +#define QCA955X_GPIO_REG_OUT_FUNC4 0x3c
  594. +#define QCA955X_GPIO_REG_OUT_FUNC5 0x40
  595. +#define QCA955X_GPIO_REG_FUNC 0x6c
  596. +
  597. +#define QCA956X_GPIO_REG_OUT_FUNC0 0x2c
  598. +#define QCA956X_GPIO_REG_OUT_FUNC1 0x30
  599. +#define QCA956X_GPIO_REG_OUT_FUNC2 0x34
  600. +#define QCA956X_GPIO_REG_OUT_FUNC3 0x38
  601. +#define QCA956X_GPIO_REG_OUT_FUNC4 0x3c
  602. +#define QCA956X_GPIO_REG_OUT_FUNC5 0x40
  603. +#define QCA956X_GPIO_REG_IN_ENABLE0 0x44
  604. +#define QCA956X_GPIO_REG_IN_ENABLE3 0x50
  605. +#define QCA956X_GPIO_REG_FUNC 0x6c
  606. +
  607. +#define QCA956X_GPIO_OUT_MUX_GE0_MDO 32
  608. +#define QCA956X_GPIO_OUT_MUX_GE0_MDC 33
  609. +
  610. #define AR71XX_GPIO_COUNT 16
  611. #define AR7240_GPIO_COUNT 18
  612. #define AR7241_GPIO_COUNT 20
  613. #define AR913X_GPIO_COUNT 22
  614. #define AR933X_GPIO_COUNT 30
  615. #define AR934X_GPIO_COUNT 23
  616. +#define QCA953X_GPIO_COUNT 18
  617. #define QCA955X_GPIO_COUNT 24
  618. +#define QCA956X_GPIO_COUNT 23
  619. /*
  620. * SRIF block
  621. @@ -552,4 +1007,318 @@
  622. #define AR934X_SRIF_DPLL2_OUTDIV_SHIFT 13
  623. #define AR934X_SRIF_DPLL2_OUTDIV_MASK 0x7
  624. +#define QCA953X_SRIF_CPU_DPLL1_REG 0x1c0
  625. +#define QCA953X_SRIF_CPU_DPLL2_REG 0x1c4
  626. +#define QCA953X_SRIF_CPU_DPLL3_REG 0x1c8
  627. +
  628. +#define QCA953X_SRIF_DDR_DPLL1_REG 0x240
  629. +#define QCA953X_SRIF_DDR_DPLL2_REG 0x244
  630. +#define QCA953X_SRIF_DDR_DPLL3_REG 0x248
  631. +
  632. +#define QCA953X_SRIF_DPLL1_REFDIV_SHIFT 27
  633. +#define QCA953X_SRIF_DPLL1_REFDIV_MASK 0x1f
  634. +#define QCA953X_SRIF_DPLL1_NINT_SHIFT 18
  635. +#define QCA953X_SRIF_DPLL1_NINT_MASK 0x1ff
  636. +#define QCA953X_SRIF_DPLL1_NFRAC_MASK 0x0003ffff
  637. +
  638. +#define QCA953X_SRIF_DPLL2_LOCAL_PLL BIT(30)
  639. +#define QCA953X_SRIF_DPLL2_OUTDIV_SHIFT 13
  640. +#define QCA953X_SRIF_DPLL2_OUTDIV_MASK 0x7
  641. +
  642. +#define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
  643. +#define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
  644. +#define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
  645. +#define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
  646. +#define AR71XX_GPIO_FUNC_UART_EN BIT(8)
  647. +#define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
  648. +#define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
  649. +
  650. +#define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
  651. +#define AR724X_GPIO_FUNC_SPI_EN BIT(18)
  652. +#define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
  653. +#define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
  654. +#define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
  655. +#define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
  656. +#define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
  657. +#define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
  658. +#define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
  659. +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
  660. +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
  661. +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
  662. +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
  663. +#define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
  664. +#define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
  665. +#define AR724X_GPIO_FUNC_UART_EN BIT(1)
  666. +#define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
  667. +
  668. +#define AR913X_GPIO_FUNC_WMAC_LED_EN BIT(22)
  669. +#define AR913X_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
  670. +#define AR913X_GPIO_FUNC_I2S_REFCLKEN BIT(20)
  671. +#define AR913X_GPIO_FUNC_I2S_MCKEN BIT(19)
  672. +#define AR913X_GPIO_FUNC_I2S1_EN BIT(18)
  673. +#define AR913X_GPIO_FUNC_I2S0_EN BIT(17)
  674. +#define AR913X_GPIO_FUNC_SLIC_EN BIT(16)
  675. +#define AR913X_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
  676. +#define AR913X_GPIO_FUNC_UART_EN BIT(8)
  677. +#define AR913X_GPIO_FUNC_USB_CLK_EN BIT(4)
  678. +
  679. +#define AR933X_GPIO_FUNC_SPDIF2TCK BIT(31)
  680. +#define AR933X_GPIO_FUNC_SPDIF_EN BIT(30)
  681. +#define AR933X_GPIO_FUNC_I2SO_22_18_EN BIT(29)
  682. +#define AR933X_GPIO_FUNC_I2S_MCK_EN BIT(27)
  683. +#define AR933X_GPIO_FUNC_I2SO_EN BIT(26)
  684. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED_DUPL BIT(25)
  685. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED_COLL BIT(24)
  686. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED_ACT BIT(23)
  687. +#define AR933X_GPIO_FUNC_SPI_EN BIT(18)
  688. +#define AR933X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
  689. +#define AR933X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
  690. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
  691. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
  692. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
  693. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
  694. +#define AR933X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
  695. +#define AR933X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
  696. +#define AR933X_GPIO_FUNC_UART_EN BIT(1)
  697. +#define AR933X_GPIO_FUNC_JTAG_DISABLE BIT(0)
  698. +
  699. +#define AR934X_GPIO_FUNC_CLK_OBS7_EN BIT(9)
  700. +#define AR934X_GPIO_FUNC_CLK_OBS6_EN BIT(8)
  701. +#define AR934X_GPIO_FUNC_CLK_OBS5_EN BIT(7)
  702. +#define AR934X_GPIO_FUNC_CLK_OBS4_EN BIT(6)
  703. +#define AR934X_GPIO_FUNC_CLK_OBS3_EN BIT(5)
  704. +#define AR934X_GPIO_FUNC_CLK_OBS2_EN BIT(4)
  705. +#define AR934X_GPIO_FUNC_CLK_OBS1_EN BIT(3)
  706. +#define AR934X_GPIO_FUNC_CLK_OBS0_EN BIT(2)
  707. +#define AR934X_GPIO_FUNC_JTAG_DISABLE BIT(1)
  708. +
  709. +#define AR934X_GPIO_OUT_GPIO 0
  710. +#define AR934X_GPIO_OUT_SPI_CS1 7
  711. +#define AR934X_GPIO_OUT_LED_LINK0 41
  712. +#define AR934X_GPIO_OUT_LED_LINK1 42
  713. +#define AR934X_GPIO_OUT_LED_LINK2 43
  714. +#define AR934X_GPIO_OUT_LED_LINK3 44
  715. +#define AR934X_GPIO_OUT_LED_LINK4 45
  716. +#define AR934X_GPIO_OUT_EXT_LNA0 46
  717. +#define AR934X_GPIO_OUT_EXT_LNA1 47
  718. +
  719. +#define QCA955X_GPIO_FUNC_CLK_OBS7_EN BIT(9)
  720. +#define QCA955X_GPIO_FUNC_CLK_OBS6_EN BIT(8)
  721. +#define QCA955X_GPIO_FUNC_CLK_OBS5_EN BIT(7)
  722. +#define QCA955X_GPIO_FUNC_CLK_OBS4_EN BIT(6)
  723. +#define QCA955X_GPIO_FUNC_CLK_OBS3_EN BIT(5)
  724. +#define QCA955X_GPIO_FUNC_CLK_OBS2_EN BIT(4)
  725. +#define QCA955X_GPIO_FUNC_CLK_OBS1_EN BIT(3)
  726. +#define QCA955X_GPIO_FUNC_JTAG_DISABLE BIT(1)
  727. +
  728. +#define QCA955X_GPIO_OUT_GPIO 0
  729. +#define QCA955X_MII_EXT_MDI 1
  730. +#define QCA955X_SLIC_DATA_OUT 3
  731. +#define QCA955X_SLIC_PCM_FS 4
  732. +#define QCA955X_SLIC_PCM_CLK 5
  733. +#define QCA955X_SPI_CLK 8
  734. +#define QCA955X_SPI_CS_0 9
  735. +#define QCA955X_SPI_CS_1 10
  736. +#define QCA955X_SPI_CS_2 11
  737. +#define QCA955X_SPI_MISO 12
  738. +#define QCA955X_I2S_CLK 13
  739. +#define QCA955X_I2S_WS 14
  740. +#define QCA955X_I2S_SD 15
  741. +#define QCA955X_I2S_MCK 16
  742. +#define QCA955X_SPDIF_OUT 17
  743. +#define QCA955X_UART1_TD 18
  744. +#define QCA955X_UART1_RTS 19
  745. +#define QCA955X_UART1_RD 20
  746. +#define QCA955X_UART1_CTS 21
  747. +#define QCA955X_UART0_SOUT 22
  748. +#define QCA955X_SPDIF2_OUT 23
  749. +#define QCA955X_LED_SGMII_SPEED0 24
  750. +#define QCA955X_LED_SGMII_SPEED1 25
  751. +#define QCA955X_LED_SGMII_DUPLEX 26
  752. +#define QCA955X_LED_SGMII_LINK_UP 27
  753. +#define QCA955X_SGMII_SPEED0_INVERT 28
  754. +#define QCA955X_SGMII_SPEED1_INVERT 29
  755. +#define QCA955X_SGMII_DUPLEX_INVERT 30
  756. +#define QCA955X_SGMII_LINK_UP_INVERT 31
  757. +#define QCA955X_GE1_MII_MDO 32
  758. +#define QCA955X_GE1_MII_MDC 33
  759. +#define QCA955X_SWCOM2 38
  760. +#define QCA955X_SWCOM3 39
  761. +#define QCA955X_MAC2_GPIO 40
  762. +#define QCA955X_MAC3_GPIO 41
  763. +#define QCA955X_ATT_LED 42
  764. +#define QCA955X_PWR_LED 43
  765. +#define QCA955X_TX_FRAME 44
  766. +#define QCA955X_RX_CLEAR_EXTERNAL 45
  767. +#define QCA955X_LED_NETWORK_EN 46
  768. +#define QCA955X_LED_POWER_EN 47
  769. +#define QCA955X_WMAC_GLUE_WOW 68
  770. +#define QCA955X_RX_CLEAR_EXTENSION 70
  771. +#define QCA955X_CP_NAND_CS1 73
  772. +#define QCA955X_USB_SUSPEND 74
  773. +#define QCA955X_ETH_TX_ERR 75
  774. +#define QCA955X_DDR_DQ_OE 76
  775. +#define QCA955X_CLKREQ_N_EP 77
  776. +#define QCA955X_CLKREQ_N_RC 78
  777. +#define QCA955X_CLK_OBS0 79
  778. +#define QCA955X_CLK_OBS1 80
  779. +#define QCA955X_CLK_OBS2 81
  780. +#define QCA955X_CLK_OBS3 82
  781. +#define QCA955X_CLK_OBS4 83
  782. +#define QCA955X_CLK_OBS5 84
  783. +
  784. +/*
  785. + * MII_CTRL block
  786. + */
  787. +#define AR71XX_MII_REG_MII0_CTRL 0x00
  788. +#define AR71XX_MII_REG_MII1_CTRL 0x04
  789. +
  790. +#define AR71XX_MII_CTRL_IF_MASK 3
  791. +#define AR71XX_MII_CTRL_SPEED_SHIFT 4
  792. +#define AR71XX_MII_CTRL_SPEED_MASK 3
  793. +#define AR71XX_MII_CTRL_SPEED_10 0
  794. +#define AR71XX_MII_CTRL_SPEED_100 1
  795. +#define AR71XX_MII_CTRL_SPEED_1000 2
  796. +
  797. +#define AR71XX_MII0_CTRL_IF_GMII 0
  798. +#define AR71XX_MII0_CTRL_IF_MII 1
  799. +#define AR71XX_MII0_CTRL_IF_RGMII 2
  800. +#define AR71XX_MII0_CTRL_IF_RMII 3
  801. +
  802. +#define AR71XX_MII1_CTRL_IF_RGMII 0
  803. +#define AR71XX_MII1_CTRL_IF_RMII 1
  804. +
  805. +/*
  806. + * AR933X GMAC interface
  807. + */
  808. +#define AR933X_GMAC_REG_ETH_CFG 0x00
  809. +
  810. +#define AR933X_ETH_CFG_RGMII_GE0 BIT(0)
  811. +#define AR933X_ETH_CFG_MII_GE0 BIT(1)
  812. +#define AR933X_ETH_CFG_GMII_GE0 BIT(2)
  813. +#define AR933X_ETH_CFG_MII_GE0_MASTER BIT(3)
  814. +#define AR933X_ETH_CFG_MII_GE0_SLAVE BIT(4)
  815. +#define AR933X_ETH_CFG_MII_GE0_ERR_EN BIT(5)
  816. +#define AR933X_ETH_CFG_SW_PHY_SWAP BIT(7)
  817. +#define AR933X_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
  818. +#define AR933X_ETH_CFG_RMII_GE0 BIT(9)
  819. +#define AR933X_ETH_CFG_RMII_GE0_SPD_10 0
  820. +#define AR933X_ETH_CFG_RMII_GE0_SPD_100 BIT(10)
  821. +
  822. +/*
  823. + * AR934X GMAC Interface
  824. + */
  825. +#define AR934X_GMAC_REG_ETH_CFG 0x00
  826. +
  827. +#define AR934X_ETH_CFG_RGMII_GMAC0 BIT(0)
  828. +#define AR934X_ETH_CFG_MII_GMAC0 BIT(1)
  829. +#define AR934X_ETH_CFG_GMII_GMAC0 BIT(2)
  830. +#define AR934X_ETH_CFG_MII_GMAC0_MASTER BIT(3)
  831. +#define AR934X_ETH_CFG_MII_GMAC0_SLAVE BIT(4)
  832. +#define AR934X_ETH_CFG_MII_GMAC0_ERR_EN BIT(5)
  833. +#define AR934X_ETH_CFG_SW_ONLY_MODE BIT(6)
  834. +#define AR934X_ETH_CFG_SW_PHY_SWAP BIT(7)
  835. +#define AR934X_ETH_CFG_SW_APB_ACCESS BIT(9)
  836. +#define AR934X_ETH_CFG_RMII_GMAC0 BIT(10)
  837. +#define AR933X_ETH_CFG_MII_CNTL_SPEED BIT(11)
  838. +#define AR934X_ETH_CFG_RMII_GMAC0_MASTER BIT(12)
  839. +#define AR933X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
  840. +#define AR934X_ETH_CFG_RXD_DELAY BIT(14)
  841. +#define AR934X_ETH_CFG_RXD_DELAY_MASK 0x3
  842. +#define AR934X_ETH_CFG_RXD_DELAY_SHIFT 14
  843. +#define AR934X_ETH_CFG_RDV_DELAY BIT(16)
  844. +#define AR934X_ETH_CFG_RDV_DELAY_MASK 0x3
  845. +#define AR934X_ETH_CFG_RDV_DELAY_SHIFT 16
  846. +
  847. +/*
  848. + * QCA953X GMAC Interface
  849. + */
  850. +#define QCA953X_GMAC_REG_ETH_CFG 0x00
  851. +
  852. +#define QCA953X_ETH_CFG_SW_ONLY_MODE BIT(6)
  853. +#define QCA953X_ETH_CFG_SW_PHY_SWAP BIT(7)
  854. +#define QCA953X_ETH_CFG_SW_APB_ACCESS BIT(9)
  855. +#define QCA953X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
  856. +
  857. +/*
  858. + * QCA955X GMAC Interface
  859. + */
  860. +
  861. +#define QCA955X_GMAC_REG_ETH_CFG 0x00
  862. +#define QCA955X_GMAC_REG_SGMII_SERDES 0x18
  863. +
  864. +#define QCA955X_ETH_CFG_RGMII_EN BIT(0)
  865. +#define QCA955X_ETH_CFG_MII_GE0 BIT(1)
  866. +#define QCA955X_ETH_CFG_GMII_GE0 BIT(2)
  867. +#define QCA955X_ETH_CFG_MII_GE0_MASTER BIT(3)
  868. +#define QCA955X_ETH_CFG_MII_GE0_SLAVE BIT(4)
  869. +#define QCA955X_ETH_CFG_GE0_ERR_EN BIT(5)
  870. +#define QCA955X_ETH_CFG_GE0_SGMII BIT(6)
  871. +#define QCA955X_ETH_CFG_RMII_GE0 BIT(10)
  872. +#define QCA955X_ETH_CFG_MII_CNTL_SPEED BIT(11)
  873. +#define QCA955X_ETH_CFG_RMII_GE0_MASTER BIT(12)
  874. +#define QCA955X_ETH_CFG_RXD_DELAY_MASK 0x3
  875. +#define QCA955X_ETH_CFG_RXD_DELAY_SHIFT 14
  876. +#define QCA955X_ETH_CFG_RDV_DELAY BIT(16)
  877. +#define QCA955X_ETH_CFG_RDV_DELAY_MASK 0x3
  878. +#define QCA955X_ETH_CFG_RDV_DELAY_SHIFT 16
  879. +#define QCA955X_ETH_CFG_TXD_DELAY_MASK 0x3
  880. +#define QCA955X_ETH_CFG_TXD_DELAY_SHIFT 18
  881. +#define QCA955X_ETH_CFG_TXE_DELAY_MASK 0x3
  882. +#define QCA955X_ETH_CFG_TXE_DELAY_SHIFT 20
  883. +
  884. +#define QCA955X_SGMII_SERDES_LOCK_DETECT_STATUS BIT(15)
  885. +#define QCA955X_SGMII_SERDES_RES_CALIBRATION_SHIFT 23
  886. +#define QCA955X_SGMII_SERDES_RES_CALIBRATION_MASK 0xf
  887. +/*
  888. + * QCA956X GMAC Interface
  889. + */
  890. +
  891. +#define QCA956X_GMAC_REG_ETH_CFG 0x00
  892. +#define QCA956X_GMAC_REG_SGMII_RESET 0x14
  893. +#define QCA956X_GMAC_REG_SGMII_SERDES 0x18
  894. +#define QCA956X_GMAC_REG_MR_AN_CONTROL 0x1c
  895. +#define QCA956X_GMAC_REG_SGMII_CONFIG 0x34
  896. +#define QCA956X_GMAC_REG_SGMII_DEBUG 0x58
  897. +
  898. +#define QCA956X_ETH_CFG_RGMII_EN BIT(0)
  899. +#define QCA956X_ETH_CFG_GE0_SGMII BIT(6)
  900. +#define QCA956X_ETH_CFG_SW_ONLY_MODE BIT(7)
  901. +#define QCA956X_ETH_CFG_SW_PHY_SWAP BIT(8)
  902. +#define QCA956X_ETH_CFG_SW_PHY_ADDR_SWAP BIT(9)
  903. +#define QCA956X_ETH_CFG_SW_APB_ACCESS BIT(10)
  904. +#define QCA956X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
  905. +#define QCA956X_ETH_CFG_RXD_DELAY_MASK 0x3
  906. +#define QCA956X_ETH_CFG_RXD_DELAY_SHIFT 14
  907. +#define QCA956X_ETH_CFG_RDV_DELAY_MASK 0x3
  908. +#define QCA956X_ETH_CFG_RDV_DELAY_SHIFT 16
  909. +
  910. +#define QCA956X_SGMII_RESET_RX_CLK_N_RESET 0x0
  911. +#define QCA956X_SGMII_RESET_RX_CLK_N BIT(0)
  912. +#define QCA956X_SGMII_RESET_TX_CLK_N BIT(1)
  913. +#define QCA956X_SGMII_RESET_RX_125M_N BIT(2)
  914. +#define QCA956X_SGMII_RESET_TX_125M_N BIT(3)
  915. +#define QCA956X_SGMII_RESET_HW_RX_125M_N BIT(4)
  916. +
  917. +#define QCA956X_SGMII_SERDES_CDR_BW_MASK 0x3
  918. +#define QCA956X_SGMII_SERDES_CDR_BW_SHIFT 1
  919. +#define QCA956X_SGMII_SERDES_TX_DR_CTRL_MASK 0x7
  920. +#define QCA956X_SGMII_SERDES_TX_DR_CTRL_SHIFT 4
  921. +#define QCA956X_SGMII_SERDES_PLL_BW BIT(8)
  922. +#define QCA956X_SGMII_SERDES_VCO_FAST BIT(9)
  923. +#define QCA956X_SGMII_SERDES_VCO_SLOW BIT(10)
  924. +#define QCA956X_SGMII_SERDES_LOCK_DETECT_STATUS BIT(15)
  925. +#define QCA956X_SGMII_SERDES_EN_SIGNAL_DETECT BIT(16)
  926. +#define QCA956X_SGMII_SERDES_FIBER_SDO BIT(17)
  927. +#define QCA956X_SGMII_SERDES_RES_CALIBRATION_SHIFT 23
  928. +#define QCA956X_SGMII_SERDES_RES_CALIBRATION_MASK 0xf
  929. +#define QCA956X_SGMII_SERDES_VCO_REG_SHIFT 27
  930. +#define QCA956X_SGMII_SERDES_VCO_REG_MASK 0xf
  931. +
  932. +#define QCA956X_MR_AN_CONTROL_AN_ENABLE BIT(12)
  933. +#define QCA956X_MR_AN_CONTROL_PHY_RESET BIT(15)
  934. +
  935. +#define QCA956X_SGMII_CONFIG_MODE_CTRL_SHIFT 0
  936. +#define QCA956X_SGMII_CONFIG_MODE_CTRL_MASK 0x7
  937. +
  938. #endif /* __ASM_MACH_AR71XX_REGS_H */
  939. --
  940. 2.11.0