101-10-clk-mediatek-add-clock-driver-support-for-MediaTek-M.patch 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505
  1. From 94306126baa215c39e9fd5328550586dedf00230 Mon Sep 17 00:00:00 2001
  2. From: Weijie Gao <[email protected]>
  3. Date: Wed, 19 Jul 2023 17:16:28 +0800
  4. Subject: [PATCH 10/29] clk: mediatek: add clock driver support for MediaTek
  5. MT7988 SoC
  6. This patch adds clock driver support for MediaTek MT7988 SoC
  7. Signed-off-by: Weijie Gao <[email protected]>
  8. ---
  9. drivers/clk/mediatek/Makefile | 1 +
  10. drivers/clk/mediatek/clk-mt7988.c | 1123 ++++++++++++++++++++++++
  11. include/dt-bindings/clock/mt7988-clk.h | 349 ++++++++
  12. 3 files changed, 1473 insertions(+)
  13. create mode 100644 drivers/clk/mediatek/clk-mt7988.c
  14. create mode 100644 include/dt-bindings/clock/mt7988-clk.h
  15. --- a/drivers/clk/mediatek/Makefile
  16. +++ b/drivers/clk/mediatek/Makefile
  17. @@ -9,6 +9,7 @@ obj-$(CONFIG_TARGET_MT7622) += clk-mt762
  18. obj-$(CONFIG_TARGET_MT7629) += clk-mt7629.o
  19. obj-$(CONFIG_TARGET_MT7986) += clk-mt7986.o
  20. obj-$(CONFIG_TARGET_MT7981) += clk-mt7981.o
  21. +obj-$(CONFIG_TARGET_MT7988) += clk-mt7988.o
  22. obj-$(CONFIG_TARGET_MT8183) += clk-mt8183.o
  23. obj-$(CONFIG_TARGET_MT8516) += clk-mt8516.o
  24. obj-$(CONFIG_TARGET_MT8518) += clk-mt8518.o
  25. --- /dev/null
  26. +++ b/drivers/clk/mediatek/clk-mt7988.c
  27. @@ -0,0 +1,1123 @@
  28. +// SPDX-License-Identifier: GPL-2.0
  29. +/*
  30. + * MediaTek clock driver for MT7988 SoC
  31. + *
  32. + * Copyright (C) 2022 MediaTek Inc.
  33. + * Author: Sam Shih <[email protected]>
  34. + */
  35. +
  36. +#include <dm.h>
  37. +#include <log.h>
  38. +#include <asm/arch-mediatek/reset.h>
  39. +#include <asm/io.h>
  40. +#include <dt-bindings/clock/mt7988-clk.h>
  41. +#include <linux/bitops.h>
  42. +
  43. +#include "clk-mtk.h"
  44. +
  45. +#define MT7988_CLK_PDN 0x250
  46. +#define MT7988_CLK_PDN_EN_WRITE BIT(31)
  47. +
  48. +#define MT7988_ETHDMA_RST_CTRL_OFS 0x34
  49. +#define MT7988_ETHWARP_RST_CTRL_OFS 0x8
  50. +
  51. +#define XTAL_FACTOR(_id, _name, _parent, _mult, _div) \
  52. + FACTOR(_id, _parent, _mult, _div, CLK_PARENT_XTAL)
  53. +
  54. +#define PLL_FACTOR(_id, _name, _parent, _mult, _div) \
  55. + FACTOR(_id, _parent, _mult, _div, CLK_PARENT_APMIXED)
  56. +
  57. +#define TOP_FACTOR(_id, _name, _parent, _mult, _div) \
  58. + FACTOR(_id, _parent, _mult, _div, CLK_PARENT_TOPCKGEN)
  59. +
  60. +#define INFRA_FACTOR(_id, _name, _parent, _mult, _div) \
  61. + FACTOR(_id, _parent, _mult, _div, CLK_PARENT_INFRASYS)
  62. +
  63. +/* FIXED PLLS */
  64. +static const struct mtk_fixed_clk apmixedsys_mtk_plls[] = {
  65. + FIXED_CLK(CK_APMIXED_NETSYSPLL, CLK_XTAL, 850000000),
  66. + FIXED_CLK(CK_APMIXED_MPLL, CLK_XTAL, 416000000),
  67. + FIXED_CLK(CK_APMIXED_MMPLL, CLK_XTAL, 720000000),
  68. + FIXED_CLK(CK_APMIXED_APLL2, CLK_XTAL, 196608000),
  69. + FIXED_CLK(CK_APMIXED_NET1PLL, CLK_XTAL, 2500000000),
  70. + FIXED_CLK(CK_APMIXED_NET2PLL, CLK_XTAL, 800000000),
  71. + FIXED_CLK(CK_APMIXED_WEDMCUPLL, CLK_XTAL, 208000000),
  72. + FIXED_CLK(CK_APMIXED_SGMPLL, CLK_XTAL, 325000000),
  73. + FIXED_CLK(CK_APMIXED_ARM_B, CLK_XTAL, 1500000000),
  74. + FIXED_CLK(CK_APMIXED_CCIPLL2_B, CLK_XTAL, 960000000),
  75. + FIXED_CLK(CK_APMIXED_USXGMIIPLL, CLK_XTAL, 644533000),
  76. + FIXED_CLK(CK_APMIXED_MSDCPLL, CLK_XTAL, 400000000),
  77. +};
  78. +
  79. +/* TOPCKGEN FIXED DIV */
  80. +static const struct mtk_fixed_factor topckgen_mtk_fixed_factors[] = {
  81. + XTAL_FACTOR(CK_TOP_CB_CKSQ_40M, "cb_cksq_40m", CLK_XTAL, 1, 1),
  82. + PLL_FACTOR(CK_TOP_CB_M_416M, "cb_m_416m", CK_APMIXED_MPLL, 1, 1),
  83. + PLL_FACTOR(CK_TOP_CB_M_D2, "cb_m_d2", CK_APMIXED_MPLL, 1, 2),
  84. + PLL_FACTOR(CK_TOP_M_D3_D2, "m_d3_d2", CK_APMIXED_MPLL, 1, 2),
  85. + PLL_FACTOR(CK_TOP_CB_M_D4, "cb_m_d4", CK_APMIXED_MPLL, 1, 4),
  86. + PLL_FACTOR(CK_TOP_CB_M_D8, "cb_m_d8", CK_APMIXED_MPLL, 1, 8),
  87. + PLL_FACTOR(CK_TOP_M_D8_D2, "m_d8_d2", CK_APMIXED_MPLL, 1, 16),
  88. + PLL_FACTOR(CK_TOP_CB_MM_720M, "cb_mm_720m", CK_APMIXED_MMPLL, 1, 1),
  89. + PLL_FACTOR(CK_TOP_CB_MM_D2, "cb_mm_d2", CK_APMIXED_MMPLL, 1, 2),
  90. + PLL_FACTOR(CK_TOP_CB_MM_D3_D5, "cb_mm_d3_d5", CK_APMIXED_MMPLL, 1, 15),
  91. + PLL_FACTOR(CK_TOP_CB_MM_D4, "cb_mm_d4", CK_APMIXED_MMPLL, 1, 4),
  92. + PLL_FACTOR(CK_TOP_MM_D6_D2, "mm_d6_d2", CK_APMIXED_MMPLL, 1, 12),
  93. + PLL_FACTOR(CK_TOP_CB_MM_D8, "cb_mm_d8", CK_APMIXED_MMPLL, 1, 8),
  94. + PLL_FACTOR(CK_TOP_CB_APLL2_196M, "cb_apll2_196m", CK_APMIXED_APLL2, 1,
  95. + 1),
  96. + PLL_FACTOR(CK_TOP_CB_APLL2_D4, "cb_apll2_d4", CK_APMIXED_APLL2, 1, 4),
  97. + PLL_FACTOR(CK_TOP_CB_NET1_D4, "cb_net1_d4", CK_APMIXED_NET1PLL, 1, 4),
  98. + PLL_FACTOR(CK_TOP_CB_NET1_D5, "cb_net1_d5", CK_APMIXED_NET1PLL, 1, 5),
  99. + PLL_FACTOR(CK_TOP_NET1_D5_D2, "net1_d5_d2", CK_APMIXED_NET1PLL, 1, 10),
  100. + PLL_FACTOR(CK_TOP_NET1_D5_D4, "net1_d5_d4", CK_APMIXED_NET1PLL, 1, 20),
  101. + PLL_FACTOR(CK_TOP_CB_NET1_D8, "cb_net1_d8", CK_APMIXED_NET1PLL, 1, 8),
  102. + PLL_FACTOR(CK_TOP_NET1_D8_D2, "net1_d8_d2", CK_APMIXED_NET1PLL, 1, 16),
  103. + PLL_FACTOR(CK_TOP_NET1_D8_D4, "net1_d8_d4", CK_APMIXED_NET1PLL, 1, 32),
  104. + PLL_FACTOR(CK_TOP_NET1_D8_D8, "net1_d8_d8", CK_APMIXED_NET1PLL, 1, 64),
  105. + PLL_FACTOR(CK_TOP_NET1_D8_D16, "net1_d8_d16", CK_APMIXED_NET1PLL, 1,
  106. + 128),
  107. + PLL_FACTOR(CK_TOP_CB_NET2_800M, "cb_net2_800m", CK_APMIXED_NET2PLL, 1,
  108. + 1),
  109. + PLL_FACTOR(CK_TOP_CB_NET2_D2, "cb_net2_d2", CK_APMIXED_NET2PLL, 1, 2),
  110. + PLL_FACTOR(CK_TOP_CB_NET2_D4, "cb_net2_d4", CK_APMIXED_NET2PLL, 1, 4),
  111. + PLL_FACTOR(CK_TOP_NET2_D4_D4, "net2_d4_d4", CK_APMIXED_NET2PLL, 1, 16),
  112. + PLL_FACTOR(CK_TOP_NET2_D4_D8, "net2_d4_d8", CK_APMIXED_NET2PLL, 1, 32),
  113. + PLL_FACTOR(CK_TOP_CB_NET2_D6, "cb_net2_d6", CK_APMIXED_NET2PLL, 1, 6),
  114. + PLL_FACTOR(CK_TOP_CB_NET2_D8, "cb_net2_d8", CK_APMIXED_NET2PLL, 1, 8),
  115. + PLL_FACTOR(CK_TOP_CB_WEDMCU_208M, "cb_wedmcu_208m",
  116. + CK_APMIXED_WEDMCUPLL, 1, 1),
  117. + PLL_FACTOR(CK_TOP_CB_SGM_325M, "cb_sgm_325m", CK_APMIXED_SGMPLL, 1, 1),
  118. + PLL_FACTOR(CK_TOP_CB_NETSYS_850M, "cb_netsys_850m",
  119. + CK_APMIXED_NETSYSPLL, 1, 1),
  120. + PLL_FACTOR(CK_TOP_CB_MSDC_400M, "cb_msdc_400m", CK_APMIXED_MSDCPLL, 1,
  121. + 1),
  122. + TOP_FACTOR(CK_TOP_CKSQ_40M_D2, "cksq_40m_d2", CK_TOP_CB_CKSQ_40M, 1, 2),
  123. + TOP_FACTOR(CK_TOP_CB_RTC_32K, "cb_rtc_32k", CK_TOP_CB_CKSQ_40M, 1,
  124. + 1250),
  125. + TOP_FACTOR(CK_TOP_CB_RTC_32P7K, "cb_rtc_32p7k", CK_TOP_CB_CKSQ_40M, 1,
  126. + 1220),
  127. + TOP_FACTOR(CK_TOP_INFRA_F32K, "csw_infra_f32k", CK_TOP_CB_RTC_32P7K, 1,
  128. + 1),
  129. + XTAL_FACTOR(CK_TOP_CKSQ_SRC, "cksq_src", CLK_XTAL, 1, 1),
  130. + TOP_FACTOR(CK_TOP_NETSYS_2X, "netsys_2x", CK_TOP_NETSYS_2X_SEL, 1, 1),
  131. + TOP_FACTOR(CK_TOP_NETSYS_GSW, "netsys_gsw", CK_TOP_NETSYS_GSW_SEL, 1,
  132. + 1),
  133. + TOP_FACTOR(CK_TOP_NETSYS_WED_MCU, "netsys_wed_mcu",
  134. + CK_TOP_NETSYS_MCU_SEL, 1, 1),
  135. + TOP_FACTOR(CK_TOP_EIP197, "eip197", CK_TOP_EIP197_SEL, 1, 1),
  136. + TOP_FACTOR(CK_TOP_EMMC_250M, "emmc_250m", CK_TOP_EMMC_250M_SEL, 1, 1),
  137. + TOP_FACTOR(CK_TOP_EMMC_400M, "emmc_400m", CK_TOP_EMMC_400M_SEL, 1, 1),
  138. + TOP_FACTOR(CK_TOP_SPI, "spi", CK_TOP_SPI_SEL, 1, 1),
  139. + TOP_FACTOR(CK_TOP_SPIM_MST, "spim_mst", CK_TOP_SPIM_MST_SEL, 1, 1),
  140. + TOP_FACTOR(CK_TOP_NFI1X, "nfi1x", CK_TOP_NFI1X_SEL, 1, 1),
  141. + TOP_FACTOR(CK_TOP_SPINFI_BCK, "spinfi_bck", CK_TOP_SPINFI_SEL, 1, 1),
  142. + TOP_FACTOR(CK_TOP_I2C_BCK, "i2c_bck", CK_TOP_I2C_SEL, 1, 1),
  143. + TOP_FACTOR(CK_TOP_USB_SYS, "usb_sys", CK_TOP_USB_SYS_SEL, 1, 1),
  144. + TOP_FACTOR(CK_TOP_USB_SYS_P1, "usb_sys_p1", CK_TOP_USB_SYS_P1_SEL, 1,
  145. + 1),
  146. + TOP_FACTOR(CK_TOP_USB_XHCI, "usb_xhci", CK_TOP_USB_XHCI_SEL, 1, 1),
  147. + TOP_FACTOR(CK_TOP_USB_XHCI_P1, "usb_xhci_p1", CK_TOP_USB_XHCI_P1_SEL, 1,
  148. + 1),
  149. + TOP_FACTOR(CK_TOP_USB_FRMCNT, "usb_frmcnt", CK_TOP_USB_FRMCNT_SEL, 1,
  150. + 1),
  151. + TOP_FACTOR(CK_TOP_USB_FRMCNT_P1, "usb_frmcnt_p1",
  152. + CK_TOP_USB_FRMCNT_P1_SEL, 1, 1),
  153. + TOP_FACTOR(CK_TOP_AUD, "aud", CK_TOP_AUD_SEL, 1, 1),
  154. + TOP_FACTOR(CK_TOP_A1SYS, "a1sys", CK_TOP_A1SYS_SEL, 1, 1),
  155. + TOP_FACTOR(CK_TOP_AUD_L, "aud_l", CK_TOP_AUD_L_SEL, 1, 1),
  156. + TOP_FACTOR(CK_TOP_A_TUNER, "a_tuner", CK_TOP_A_TUNER_SEL, 1, 1),
  157. + TOP_FACTOR(CK_TOP_SYSAXI, "sysaxi", CK_TOP_SYSAXI_SEL, 1, 1),
  158. + TOP_FACTOR(CK_TOP_INFRA_F26M, "csw_infra_f26m", CK_TOP_INFRA_F26M_SEL,
  159. + 1, 1),
  160. + TOP_FACTOR(CK_TOP_USB_REF, "usb_ref", CK_TOP_CKSQ_SRC, 1, 1),
  161. + TOP_FACTOR(CK_TOP_USB_CK_P1, "usb_ck_p1", CK_TOP_CKSQ_SRC, 1, 1),
  162. +};
  163. +
  164. +/* TOPCKGEN MUX PARENTS */
  165. +static const int netsys_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET2_D2,
  166. + CK_TOP_CB_MM_D2 };
  167. +
  168. +static const int netsys_500m_parents[] = { CK_TOP_CB_CKSQ_40M,
  169. + CK_TOP_CB_NET1_D5,
  170. + CK_TOP_NET1_D5_D2 };
  171. +
  172. +static const int netsys_2x_parents[] = { CK_TOP_CB_CKSQ_40M,
  173. + CK_TOP_CB_NET2_800M,
  174. + CK_TOP_CB_MM_720M };
  175. +
  176. +static const int netsys_gsw_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET1_D4,
  177. + CK_TOP_CB_NET1_D5 };
  178. +
  179. +static const int eth_gmii_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D5_D4 };
  180. +
  181. +static const int netsys_mcu_parents[] = {
  182. + CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET2_800M, CK_TOP_CB_MM_720M,
  183. + CK_TOP_CB_NET1_D4, CK_TOP_CB_NET1_D5, CK_TOP_CB_M_416M
  184. +};
  185. +
  186. +static const int eip197_parents[] = {
  187. + CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NETSYS_850M, CK_TOP_CB_NET2_800M,
  188. + CK_TOP_CB_MM_720M, CK_TOP_CB_NET1_D4, CK_TOP_CB_NET1_D5
  189. +};
  190. +
  191. +static const int axi_infra_parents[] = { CK_TOP_CB_CKSQ_40M,
  192. + CK_TOP_NET1_D8_D2 };
  193. +
  194. +static const int uart_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_M_D8,
  195. + CK_TOP_M_D8_D2 };
  196. +
  197. +static const int emmc_250m_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D5_D2,
  198. + CK_TOP_CB_MM_D4 };
  199. +
  200. +static const int emmc_400m_parents[] = {
  201. + CK_TOP_CB_CKSQ_40M, CK_TOP_CB_MSDC_400M, CK_TOP_CB_MM_D2,
  202. + CK_TOP_CB_M_D2, CK_TOP_CB_MM_D4, CK_TOP_NET1_D8_D2
  203. +};
  204. +
  205. +static const int spi_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_M_D2,
  206. + CK_TOP_CB_MM_D4, CK_TOP_NET1_D8_D2,
  207. + CK_TOP_CB_NET2_D6, CK_TOP_NET1_D5_D4,
  208. + CK_TOP_CB_M_D4, CK_TOP_NET1_D8_D4 };
  209. +
  210. +static const int nfi1x_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_MM_D4,
  211. + CK_TOP_NET1_D8_D2, CK_TOP_CB_NET2_D6,
  212. + CK_TOP_CB_M_D4, CK_TOP_CB_MM_D8,
  213. + CK_TOP_NET1_D8_D4, CK_TOP_CB_M_D8 };
  214. +
  215. +static const int spinfi_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_CB_CKSQ_40M,
  216. + CK_TOP_NET1_D5_D4, CK_TOP_CB_M_D4,
  217. + CK_TOP_CB_MM_D8, CK_TOP_NET1_D8_D4,
  218. + CK_TOP_MM_D6_D2, CK_TOP_CB_M_D8 };
  219. +
  220. +static const int pwm_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D8_D2,
  221. + CK_TOP_NET1_D5_D4, CK_TOP_CB_M_D4,
  222. + CK_TOP_M_D8_D2, CK_TOP_CB_RTC_32K };
  223. +
  224. +static const int i2c_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_NET1_D5_D4,
  225. + CK_TOP_CB_M_D4, CK_TOP_NET1_D8_D4 };
  226. +
  227. +static const int pcie_mbist_250m_parents[] = { CK_TOP_CB_CKSQ_40M,
  228. + CK_TOP_NET1_D5_D2 };
  229. +
  230. +static const int pextp_tl_ck_parents[] = { CK_TOP_CB_CKSQ_40M,
  231. + CK_TOP_CB_NET2_D6, CK_TOP_CB_MM_D8,
  232. + CK_TOP_M_D8_D2, CK_TOP_CB_RTC_32K };
  233. +
  234. +static const int usb_frmcnt_parents[] = { CK_TOP_CB_CKSQ_40M,
  235. + CK_TOP_CB_MM_D3_D5 };
  236. +
  237. +static const int aud_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_APLL2_196M };
  238. +
  239. +static const int a1sys_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_APLL2_D4 };
  240. +
  241. +static const int aud_l_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_APLL2_196M,
  242. + CK_TOP_M_D8_D2 };
  243. +
  244. +static const int sspxtp_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_M_D8_D2 };
  245. +
  246. +static const int usxgmii_sbus_0_parents[] = { CK_TOP_CB_CKSQ_40M,
  247. + CK_TOP_NET1_D8_D4 };
  248. +
  249. +static const int sgm_0_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_SGM_325M };
  250. +
  251. +static const int sysapb_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_M_D3_D2 };
  252. +
  253. +static const int eth_refck_50m_parents[] = { CK_TOP_CB_CKSQ_40M,
  254. + CK_TOP_NET2_D4_D4 };
  255. +
  256. +static const int eth_sys_200m_parents[] = { CK_TOP_CB_CKSQ_40M,
  257. + CK_TOP_CB_NET2_D4 };
  258. +
  259. +static const int eth_xgmii_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_NET1_D8_D8,
  260. + CK_TOP_NET1_D8_D16 };
  261. +
  262. +static const int bus_tops_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_NET1_D5,
  263. + CK_TOP_CB_NET2_D2 };
  264. +
  265. +static const int npu_tops_parents[] = { CK_TOP_CB_CKSQ_40M,
  266. + CK_TOP_CB_NET2_800M };
  267. +
  268. +static const int dramc_md32_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_M_D2,
  269. + CK_TOP_CB_WEDMCU_208M };
  270. +
  271. +static const int da_xtp_glb_p0_parents[] = { CK_TOP_CB_CKSQ_40M,
  272. + CK_TOP_CB_NET2_D8 };
  273. +
  274. +static const int mcusys_backup_625m_parents[] = { CK_TOP_CB_CKSQ_40M,
  275. + CK_TOP_CB_NET1_D4 };
  276. +
  277. +static const int macsec_parents[] = { CK_TOP_CB_CKSQ_40M, CK_TOP_CB_SGM_325M,
  278. + CK_TOP_CB_NET1_D8 };
  279. +
  280. +static const int netsys_tops_400m_parents[] = { CK_TOP_CB_CKSQ_40M,
  281. + CK_TOP_CB_NET2_D2 };
  282. +
  283. +static const int eth_mii_parents[] = { CK_TOP_CKSQ_40M_D2, CK_TOP_NET2_D4_D8 };
  284. +
  285. +#define TOP_MUX(_id, _name, _parents, _mux_ofs, _mux_set_ofs, _mux_clr_ofs, \
  286. + _shift, _width, _gate, _upd_ofs, _upd) \
  287. + { \
  288. + .id = _id, .mux_reg = _mux_ofs, .mux_set_reg = _mux_set_ofs, \
  289. + .mux_clr_reg = _mux_clr_ofs, .upd_reg = _upd_ofs, \
  290. + .upd_shift = _upd, .mux_shift = _shift, \
  291. + .mux_mask = BIT(_width) - 1, .gate_reg = _mux_ofs, \
  292. + .gate_shift = _gate, .parent = _parents, \
  293. + .num_parents = ARRAY_SIZE(_parents), \
  294. + .flags = CLK_MUX_SETCLR_UPD, \
  295. + }
  296. +
  297. +/* TOPCKGEN MUX_GATE */
  298. +static const struct mtk_composite topckgen_mtk_muxes[] = {
  299. + TOP_MUX(CK_TOP_NETSYS_SEL, "netsys_sel", netsys_parents, 0x0, 0x4, 0x8,
  300. + 0, 2, 7, 0x1c0, 0),
  301. + TOP_MUX(CK_TOP_NETSYS_500M_SEL, "netsys_500m_sel", netsys_500m_parents,
  302. + 0x0, 0x4, 0x8, 8, 2, 15, 0x1c0, 1),
  303. + TOP_MUX(CK_TOP_NETSYS_2X_SEL, "netsys_2x_sel", netsys_2x_parents, 0x0,
  304. + 0x4, 0x8, 16, 2, 23, 0x1c0, 2),
  305. + TOP_MUX(CK_TOP_NETSYS_GSW_SEL, "netsys_gsw_sel", netsys_gsw_parents,
  306. + 0x0, 0x4, 0x8, 24, 2, 31, 0x1c0, 3),
  307. + TOP_MUX(CK_TOP_ETH_GMII_SEL, "eth_gmii_sel", eth_gmii_parents, 0x10,
  308. + 0x14, 0x18, 0, 1, 7, 0x1c0, 4),
  309. + TOP_MUX(CK_TOP_NETSYS_MCU_SEL, "netsys_mcu_sel", netsys_mcu_parents,
  310. + 0x10, 0x14, 0x18, 8, 3, 15, 0x1c0, 5),
  311. + TOP_MUX(CK_TOP_NETSYS_PAO_2X_SEL, "netsys_pao_2x_sel",
  312. + netsys_mcu_parents, 0x10, 0x14, 0x18, 16, 3, 23, 0x1c0, 6),
  313. + TOP_MUX(CK_TOP_EIP197_SEL, "eip197_sel", eip197_parents, 0x10, 0x14,
  314. + 0x18, 24, 3, 31, 0x1c0, 7),
  315. + TOP_MUX(CK_TOP_AXI_INFRA_SEL, "axi_infra_sel", axi_infra_parents, 0x20,
  316. + 0x24, 0x28, 0, 1, 7, 0x1c0, 8),
  317. + TOP_MUX(CK_TOP_UART_SEL, "uart_sel", uart_parents, 0x20, 0x24, 0x28, 8,
  318. + 2, 15, 0x1c0, 9),
  319. + TOP_MUX(CK_TOP_EMMC_250M_SEL, "emmc_250m_sel", emmc_250m_parents, 0x20,
  320. + 0x24, 0x28, 16, 2, 23, 0x1c0, 10),
  321. + TOP_MUX(CK_TOP_EMMC_400M_SEL, "emmc_400m_sel", emmc_400m_parents, 0x20,
  322. + 0x24, 0x28, 24, 3, 31, 0x1c0, 11),
  323. + TOP_MUX(CK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x30, 0x34, 0x38, 0, 3,
  324. + 7, 0x1c0, 12),
  325. + TOP_MUX(CK_TOP_SPIM_MST_SEL, "spim_mst_sel", spi_parents, 0x30, 0x34,
  326. + 0x38, 8, 3, 15, 0x1c0, 13),
  327. + TOP_MUX(CK_TOP_NFI1X_SEL, "nfi1x_sel", nfi1x_parents, 0x30, 0x34, 0x38,
  328. + 16, 3, 23, 0x1c0, 14),
  329. + TOP_MUX(CK_TOP_SPINFI_SEL, "spinfi_sel", spinfi_parents, 0x30, 0x34,
  330. + 0x38, 24, 3, 31, 0x1c0, 15),
  331. + TOP_MUX(CK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x40, 0x44, 0x48, 0, 3,
  332. + 7, 0x1c0, 16),
  333. + TOP_MUX(CK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 0x40, 0x44, 0x48, 8, 2,
  334. + 15, 0x1c0, 17),
  335. + TOP_MUX(CK_TOP_PCIE_MBIST_250M_SEL, "pcie_mbist_250m_sel",
  336. + pcie_mbist_250m_parents, 0x40, 0x44, 0x48, 16, 1, 23, 0x1c0,
  337. + 18),
  338. + TOP_MUX(CK_TOP_PEXTP_TL_SEL, "pextp_tl_ck_sel", pextp_tl_ck_parents,
  339. + 0x40, 0x44, 0x48, 24, 3, 31, 0x1c0, 19),
  340. + TOP_MUX(CK_TOP_PEXTP_TL_P1_SEL, "pextp_tl_ck_p1_sel",
  341. + pextp_tl_ck_parents, 0x50, 0x54, 0x58, 0, 3, 7, 0x1c0, 20),
  342. + TOP_MUX(CK_TOP_PEXTP_TL_P2_SEL, "pextp_tl_ck_p2_sel",
  343. + pextp_tl_ck_parents, 0x50, 0x54, 0x58, 8, 3, 15, 0x1c0, 21),
  344. + TOP_MUX(CK_TOP_PEXTP_TL_P3_SEL, "pextp_tl_ck_p3_sel",
  345. + pextp_tl_ck_parents, 0x50, 0x54, 0x58, 16, 3, 23, 0x1c0, 22),
  346. + TOP_MUX(CK_TOP_USB_SYS_SEL, "usb_sys_sel", eth_gmii_parents, 0x50, 0x54,
  347. + 0x58, 24, 1, 31, 0x1c0, 23),
  348. + TOP_MUX(CK_TOP_USB_SYS_P1_SEL, "usb_sys_p1_sel", eth_gmii_parents, 0x60,
  349. + 0x64, 0x68, 0, 1, 7, 0x1c0, 24),
  350. + TOP_MUX(CK_TOP_USB_XHCI_SEL, "usb_xhci_sel", eth_gmii_parents, 0x60,
  351. + 0x64, 0x68, 8, 1, 15, 0x1c0, 25),
  352. + TOP_MUX(CK_TOP_USB_XHCI_P1_SEL, "usb_xhci_p1_sel", eth_gmii_parents,
  353. + 0x60, 0x64, 0x68, 16, 1, 23, 0x1c0, 26),
  354. + TOP_MUX(CK_TOP_USB_FRMCNT_SEL, "usb_frmcnt_sel", usb_frmcnt_parents,
  355. + 0x60, 0x64, 0x68, 24, 1, 31, 0x1c0, 27),
  356. + TOP_MUX(CK_TOP_USB_FRMCNT_P1_SEL, "usb_frmcnt_p1_sel",
  357. + usb_frmcnt_parents, 0x70, 0x74, 0x78, 0, 1, 7, 0x1c0, 28),
  358. + TOP_MUX(CK_TOP_AUD_SEL, "aud_sel", aud_parents, 0x70, 0x74, 0x78, 8, 1,
  359. + 15, 0x1c0, 29),
  360. + TOP_MUX(CK_TOP_A1SYS_SEL, "a1sys_sel", a1sys_parents, 0x70, 0x74, 0x78,
  361. + 16, 1, 23, 0x1c0, 30),
  362. + TOP_MUX(CK_TOP_AUD_L_SEL, "aud_l_sel", aud_l_parents, 0x70, 0x74, 0x78,
  363. + 24, 2, 31, 0x1c4, 0),
  364. + TOP_MUX(CK_TOP_A_TUNER_SEL, "a_tuner_sel", a1sys_parents, 0x80, 0x84,
  365. + 0x88, 0, 1, 7, 0x1c4, 1),
  366. + TOP_MUX(CK_TOP_SSPXTP_SEL, "sspxtp_sel", sspxtp_parents, 0x80, 0x84,
  367. + 0x88, 8, 1, 15, 0x1c4, 2),
  368. + TOP_MUX(CK_TOP_USB_PHY_SEL, "usb_phy_sel", sspxtp_parents, 0x80, 0x84,
  369. + 0x88, 16, 1, 23, 0x1c4, 3),
  370. + TOP_MUX(CK_TOP_USXGMII_SBUS_0_SEL, "usxgmii_sbus_0_sel",
  371. + usxgmii_sbus_0_parents, 0x80, 0x84, 0x88, 24, 1, 31, 0x1c4, 4),
  372. + TOP_MUX(CK_TOP_USXGMII_SBUS_1_SEL, "usxgmii_sbus_1_sel",
  373. + usxgmii_sbus_0_parents, 0x90, 0x94, 0x98, 0, 1, 7, 0x1c4, 5),
  374. + TOP_MUX(CK_TOP_SGM_0_SEL, "sgm_0_sel", sgm_0_parents, 0x90, 0x94, 0x98,
  375. + 8, 1, 15, 0x1c4, 6),
  376. + TOP_MUX(CK_TOP_SGM_SBUS_0_SEL, "sgm_sbus_0_sel", usxgmii_sbus_0_parents,
  377. + 0x90, 0x94, 0x98, 16, 1, 23, 0x1c4, 7),
  378. + TOP_MUX(CK_TOP_SGM_1_SEL, "sgm_1_sel", sgm_0_parents, 0x90, 0x94, 0x98,
  379. + 24, 1, 31, 0x1c4, 8),
  380. + TOP_MUX(CK_TOP_SGM_SBUS_1_SEL, "sgm_sbus_1_sel", usxgmii_sbus_0_parents,
  381. + 0xa0, 0xa4, 0xa8, 0, 1, 7, 0x1c4, 9),
  382. + TOP_MUX(CK_TOP_XFI_PHY_0_XTAL_SEL, "xfi_phy_0_xtal_sel", sspxtp_parents,
  383. + 0xa0, 0xa4, 0xa8, 8, 1, 15, 0x1c4, 10),
  384. + TOP_MUX(CK_TOP_XFI_PHY_1_XTAL_SEL, "xfi_phy_1_xtal_sel", sspxtp_parents,
  385. + 0xa0, 0xa4, 0xa8, 16, 1, 23, 0x1c4, 11),
  386. + TOP_MUX(CK_TOP_SYSAXI_SEL, "sysaxi_sel", axi_infra_parents, 0xa0, 0xa4,
  387. + 0xa8, 24, 1, 31, 0x1c4, 12),
  388. + TOP_MUX(CK_TOP_SYSAPB_SEL, "sysapb_sel", sysapb_parents, 0xb0, 0xb4,
  389. + 0xb8, 0, 1, 7, 0x1c4, 13),
  390. + TOP_MUX(CK_TOP_ETH_REFCK_50M_SEL, "eth_refck_50m_sel",
  391. + eth_refck_50m_parents, 0xb0, 0xb4, 0xb8, 8, 1, 15, 0x1c4, 14),
  392. + TOP_MUX(CK_TOP_ETH_SYS_200M_SEL, "eth_sys_200m_sel",
  393. + eth_sys_200m_parents, 0xb0, 0xb4, 0xb8, 16, 1, 23, 0x1c4, 15),
  394. + TOP_MUX(CK_TOP_ETH_SYS_SEL, "eth_sys_sel", pcie_mbist_250m_parents,
  395. + 0xb0, 0xb4, 0xb8, 24, 1, 31, 0x1c4, 16),
  396. + TOP_MUX(CK_TOP_ETH_XGMII_SEL, "eth_xgmii_sel", eth_xgmii_parents, 0xc0,
  397. + 0xc4, 0xc8, 0, 2, 7, 0x1c4, 17),
  398. + TOP_MUX(CK_TOP_BUS_TOPS_SEL, "bus_tops_sel", bus_tops_parents, 0xc0,
  399. + 0xc4, 0xc8, 8, 2, 15, 0x1c4, 18),
  400. + TOP_MUX(CK_TOP_NPU_TOPS_SEL, "npu_tops_sel", npu_tops_parents, 0xc0,
  401. + 0xc4, 0xc8, 16, 1, 23, 0x1c4, 19),
  402. + TOP_MUX(CK_TOP_DRAMC_SEL, "dramc_sel", sspxtp_parents, 0xc0, 0xc4, 0xc8,
  403. + 24, 1, 31, 0x1c4, 20),
  404. + TOP_MUX(CK_TOP_DRAMC_MD32_SEL, "dramc_md32_sel", dramc_md32_parents,
  405. + 0xd0, 0xd4, 0xd8, 0, 2, 7, 0x1c4, 21),
  406. + TOP_MUX(CK_TOP_INFRA_F26M_SEL, "csw_infra_f26m_sel", sspxtp_parents,
  407. + 0xd0, 0xd4, 0xd8, 8, 1, 15, 0x1c4, 22),
  408. + TOP_MUX(CK_TOP_PEXTP_P0_SEL, "pextp_p0_sel", sspxtp_parents, 0xd0, 0xd4,
  409. + 0xd8, 16, 1, 23, 0x1c4, 23),
  410. + TOP_MUX(CK_TOP_PEXTP_P1_SEL, "pextp_p1_sel", sspxtp_parents, 0xd0, 0xd4,
  411. + 0xd8, 24, 1, 31, 0x1c4, 24),
  412. + TOP_MUX(CK_TOP_PEXTP_P2_SEL, "pextp_p2_sel", sspxtp_parents, 0xe0, 0xe4,
  413. + 0xe8, 0, 1, 7, 0x1c4, 25),
  414. + TOP_MUX(CK_TOP_PEXTP_P3_SEL, "pextp_p3_sel", sspxtp_parents, 0xe0, 0xe4,
  415. + 0xe8, 8, 1, 15, 0x1c4, 26),
  416. + TOP_MUX(CK_TOP_DA_XTP_GLB_P0_SEL, "da_xtp_glb_p0_sel",
  417. + da_xtp_glb_p0_parents, 0xe0, 0xe4, 0xe8, 16, 1, 23, 0x1c4, 27),
  418. + TOP_MUX(CK_TOP_DA_XTP_GLB_P1_SEL, "da_xtp_glb_p1_sel",
  419. + da_xtp_glb_p0_parents, 0xe0, 0xe4, 0xe8, 24, 1, 31, 0x1c4, 28),
  420. + TOP_MUX(CK_TOP_DA_XTP_GLB_P2_SEL, "da_xtp_glb_p2_sel",
  421. + da_xtp_glb_p0_parents, 0xf0, 0xf4, 0xf8, 0, 1, 7, 0x1c4, 29),
  422. + TOP_MUX(CK_TOP_DA_XTP_GLB_P3_SEL, "da_xtp_glb_p3_sel",
  423. + da_xtp_glb_p0_parents, 0xf0, 0xf4, 0xf8, 8, 1, 15, 0x1c4, 30),
  424. + TOP_MUX(CK_TOP_CKM_SEL, "ckm_sel", sspxtp_parents, 0xf0, 0xf4, 0xf8, 16,
  425. + 1, 23, 0x1c8, 0),
  426. + TOP_MUX(CK_TOP_DA_SELM_XTAL_SEL, "da_selm_xtal_sel", sspxtp_parents,
  427. + 0xf0, 0xf4, 0xf8, 24, 1, 31, 0x1c8, 1),
  428. + TOP_MUX(CK_TOP_PEXTP_SEL, "pextp_sel", sspxtp_parents, 0x100, 0x104,
  429. + 0x108, 0, 1, 7, 0x1c8, 2),
  430. + TOP_MUX(CK_TOP_TOPS_P2_26M_SEL, "tops_p2_26m_sel", sspxtp_parents,
  431. + 0x100, 0x104, 0x108, 8, 1, 15, 0x1c8, 3),
  432. + TOP_MUX(CK_TOP_MCUSYS_BACKUP_625M_SEL, "mcusys_backup_625m_sel",
  433. + mcusys_backup_625m_parents, 0x100, 0x104, 0x108, 16, 1, 23,
  434. + 0x1c8, 4),
  435. + TOP_MUX(CK_TOP_NETSYS_SYNC_250M_SEL, "netsys_sync_250m_sel",
  436. + pcie_mbist_250m_parents, 0x100, 0x104, 0x108, 24, 1, 31, 0x1c8,
  437. + 5),
  438. + TOP_MUX(CK_TOP_MACSEC_SEL, "macsec_sel", macsec_parents, 0x110, 0x114,
  439. + 0x118, 0, 2, 7, 0x1c8, 6),
  440. + TOP_MUX(CK_TOP_NETSYS_TOPS_400M_SEL, "netsys_tops_400m_sel",
  441. + netsys_tops_400m_parents, 0x110, 0x114, 0x118, 8, 1, 15, 0x1c8,
  442. + 7),
  443. + TOP_MUX(CK_TOP_NETSYS_PPEFB_250M_SEL, "netsys_ppefb_250m_sel",
  444. + pcie_mbist_250m_parents, 0x110, 0x114, 0x118, 16, 1, 23, 0x1c8,
  445. + 8),
  446. + TOP_MUX(CK_TOP_NETSYS_WARP_SEL, "netsys_warp_sel", netsys_parents,
  447. + 0x110, 0x114, 0x118, 24, 2, 31, 0x1c8, 9),
  448. + TOP_MUX(CK_TOP_ETH_MII_SEL, "eth_mii_sel", eth_mii_parents, 0x120,
  449. + 0x124, 0x128, 0, 1, 7, 0x1c8, 10),
  450. + TOP_MUX(CK_TOP_CK_NPU_SEL_CM_TOPS_SEL, "ck_npu_sel_cm_tops_sel",
  451. + netsys_2x_parents, 0x120, 0x124, 0x128, 8, 2, 15, 0x1c8, 11),
  452. +};
  453. +
  454. +/* INFRA FIXED DIV */
  455. +static const struct mtk_fixed_factor infracfg_mtk_fixed_factor[] = {
  456. + TOP_FACTOR(CK_INFRA_CK_F26M, "infra_ck_f26m", CK_TOP_INFRA_F26M_SEL, 1,
  457. + 1),
  458. + TOP_FACTOR(CK_INFRA_PWM_O, "infra_pwm_o", CK_TOP_PWM_SEL, 1, 1),
  459. + TOP_FACTOR(CK_INFRA_PCIE_OCC_P0, "infra_pcie_ck_occ_p0",
  460. + CK_TOP_PEXTP_TL_SEL, 1, 1),
  461. + TOP_FACTOR(CK_INFRA_PCIE_OCC_P1, "infra_pcie_ck_occ_p1",
  462. + CK_TOP_PEXTP_TL_P1_SEL, 1, 1),
  463. + TOP_FACTOR(CK_INFRA_PCIE_OCC_P2, "infra_pcie_ck_occ_p2",
  464. + CK_TOP_PEXTP_TL_P2_SEL, 1, 1),
  465. + TOP_FACTOR(CK_INFRA_PCIE_OCC_P3, "infra_pcie_ck_occ_p3",
  466. + CK_TOP_PEXTP_TL_P3_SEL, 1, 1),
  467. + TOP_FACTOR(CK_INFRA_133M_HCK, "infra_133m_hck", CK_TOP_SYSAXI, 1, 1),
  468. + INFRA_FACTOR(CK_INFRA_133M_PHCK, "infra_133m_phck", CK_INFRA_133M_HCK,
  469. + 1, 1),
  470. + INFRA_FACTOR(CK_INFRA_66M_PHCK, "infra_66m_phck", CK_INFRA_133M_HCK, 1,
  471. + 1),
  472. + TOP_FACTOR(CK_INFRA_FAUD_L_O, "infra_faud_l_o", CK_TOP_AUD_L, 1, 1),
  473. + TOP_FACTOR(CK_INFRA_FAUD_AUD_O, "infra_faud_aud_o", CK_TOP_A1SYS, 1, 1),
  474. + TOP_FACTOR(CK_INFRA_FAUD_EG2_O, "infra_faud_eg2_o", CK_TOP_A_TUNER, 1,
  475. + 1),
  476. + TOP_FACTOR(CK_INFRA_I2C_O, "infra_i2c_o", CK_TOP_I2C_BCK, 1, 1),
  477. + TOP_FACTOR(CK_INFRA_UART_O0, "infra_uart_o0", CK_TOP_UART_SEL, 1, 1),
  478. + TOP_FACTOR(CK_INFRA_UART_O1, "infra_uart_o1", CK_TOP_UART_SEL, 1, 1),
  479. + TOP_FACTOR(CK_INFRA_UART_O2, "infra_uart_o2", CK_TOP_UART_SEL, 1, 1),
  480. + TOP_FACTOR(CK_INFRA_NFI_O, "infra_nfi_o", CK_TOP_NFI1X, 1, 1),
  481. + TOP_FACTOR(CK_INFRA_SPINFI_O, "infra_spinfi_o", CK_TOP_SPINFI_BCK, 1,
  482. + 1),
  483. + TOP_FACTOR(CK_INFRA_SPI0_O, "infra_spi0_o", CK_TOP_SPI, 1, 1),
  484. + TOP_FACTOR(CK_INFRA_SPI1_O, "infra_spi1_o", CK_TOP_SPIM_MST, 1, 1),
  485. + INFRA_FACTOR(CK_INFRA_LB_MUX_FRTC, "infra_lb_mux_frtc", CK_INFRA_FRTC,
  486. + 1, 1),
  487. + TOP_FACTOR(CK_INFRA_FRTC, "infra_frtc", CK_TOP_CB_RTC_32K, 1, 1),
  488. + TOP_FACTOR(CK_INFRA_FMSDC400_O, "infra_fmsdc400_o", CK_TOP_EMMC_400M, 1,
  489. + 1),
  490. + TOP_FACTOR(CK_INFRA_FMSDC2_HCK_OCC, "infra_fmsdc2_hck_occ",
  491. + CK_TOP_EMMC_250M, 1, 1),
  492. + TOP_FACTOR(CK_INFRA_PERI_133M, "infra_peri_133m", CK_TOP_SYSAXI, 1, 1),
  493. + TOP_FACTOR(CK_INFRA_USB_O, "infra_usb_o", CK_TOP_USB_REF, 1, 1),
  494. + TOP_FACTOR(CK_INFRA_USB_O_P1, "infra_usb_o_p1", CK_TOP_USB_CK_P1, 1, 1),
  495. + TOP_FACTOR(CK_INFRA_USB_FRMCNT_O, "infra_usb_frmcnt_o",
  496. + CK_TOP_USB_FRMCNT, 1, 1),
  497. + TOP_FACTOR(CK_INFRA_USB_FRMCNT_O_P1, "infra_usb_frmcnt_o_p1",
  498. + CK_TOP_USB_FRMCNT_P1, 1, 1),
  499. + TOP_FACTOR(CK_INFRA_USB_XHCI_O, "infra_usb_xhci_o", CK_TOP_USB_XHCI, 1,
  500. + 1),
  501. + TOP_FACTOR(CK_INFRA_USB_XHCI_O_P1, "infra_usb_xhci_o_p1",
  502. + CK_TOP_USB_XHCI_P1, 1, 1),
  503. + XTAL_FACTOR(CK_INFRA_USB_PIPE_O, "infra_usb_pipe_o", CLK_XTAL, 1, 1),
  504. + XTAL_FACTOR(CK_INFRA_USB_PIPE_O_P1, "infra_usb_pipe_o_p1", CLK_XTAL, 1,
  505. + 1),
  506. + XTAL_FACTOR(CK_INFRA_USB_UTMI_O, "infra_usb_utmi_o", CLK_XTAL, 1, 1),
  507. + XTAL_FACTOR(CK_INFRA_USB_UTMI_O_P1, "infra_usb_utmi_o_p1", CLK_XTAL, 1,
  508. + 1),
  509. + XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P0, "infra_pcie_pipe_ck_occ_p0",
  510. + CLK_XTAL, 1, 1),
  511. + XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P1, "infra_pcie_pipe_ck_occ_p1",
  512. + CLK_XTAL, 1, 1),
  513. + XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P2, "infra_pcie_pipe_ck_occ_p2",
  514. + CLK_XTAL, 1, 1),
  515. + XTAL_FACTOR(CK_INFRA_PCIE_PIPE_OCC_P3, "infra_pcie_pipe_ck_occ_p3",
  516. + CLK_XTAL, 1, 1),
  517. + TOP_FACTOR(CK_INFRA_F26M_O0, "infra_f26m_o0", CK_TOP_INFRA_F26M, 1, 1),
  518. + TOP_FACTOR(CK_INFRA_F26M_O1, "infra_f26m_o1", CK_TOP_INFRA_F26M, 1, 1),
  519. + TOP_FACTOR(CK_INFRA_133M_MCK, "infra_133m_mck", CK_TOP_SYSAXI, 1, 1),
  520. + TOP_FACTOR(CK_INFRA_66M_MCK, "infra_66m_mck", CK_TOP_SYSAXI, 1, 1),
  521. + TOP_FACTOR(CK_INFRA_PERI_66M_O, "infra_peri_66m_o", CK_TOP_SYSAXI, 1,
  522. + 1),
  523. + TOP_FACTOR(CK_INFRA_USB_SYS_O, "infra_usb_sys_o", CK_TOP_USB_SYS, 1, 1),
  524. + TOP_FACTOR(CK_INFRA_USB_SYS_O_P1, "infra_usb_sys_o_p1",
  525. + CK_TOP_USB_SYS_P1, 1, 1),
  526. +};
  527. +
  528. +/* INFRASYS MUX PARENTS */
  529. +static const int infra_mux_uart0_parents[] = { CK_INFRA_CK_F26M,
  530. + CK_INFRA_UART_O0 };
  531. +
  532. +static const int infra_mux_uart1_parents[] = { CK_INFRA_CK_F26M,
  533. + CK_INFRA_UART_O1 };
  534. +
  535. +static const int infra_mux_uart2_parents[] = { CK_INFRA_CK_F26M,
  536. + CK_INFRA_UART_O2 };
  537. +
  538. +static const int infra_mux_spi0_parents[] = { CK_INFRA_I2C_O, CK_INFRA_SPI0_O };
  539. +
  540. +static const int infra_mux_spi1_parents[] = { CK_INFRA_I2C_O, CK_INFRA_SPI1_O };
  541. +
  542. +static const int infra_pwm_bck_parents[] = { CK_TOP_INFRA_F32K,
  543. + CK_INFRA_CK_F26M, CK_INFRA_66M_MCK,
  544. + CK_INFRA_PWM_O };
  545. +
  546. +static const int infra_pcie_gfmux_tl_ck_o_p0_parents[] = {
  547. + CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
  548. + CK_INFRA_PCIE_OCC_P0
  549. +};
  550. +
  551. +static const int infra_pcie_gfmux_tl_ck_o_p1_parents[] = {
  552. + CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
  553. + CK_INFRA_PCIE_OCC_P1
  554. +};
  555. +
  556. +static const int infra_pcie_gfmux_tl_ck_o_p2_parents[] = {
  557. + CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
  558. + CK_INFRA_PCIE_OCC_P2
  559. +};
  560. +
  561. +static const int infra_pcie_gfmux_tl_ck_o_p3_parents[] = {
  562. + CK_TOP_INFRA_F32K, CK_INFRA_CK_F26M, CK_INFRA_CK_F26M,
  563. + CK_INFRA_PCIE_OCC_P3
  564. +};
  565. +
  566. +#define INFRA_MUX(_id, _name, _parents, _reg, _shift, _width) \
  567. + { \
  568. + .id = _id, .mux_reg = _reg + 0x8, .mux_set_reg = _reg + 0x0, \
  569. + .mux_clr_reg = _reg + 0x4, .mux_shift = _shift, \
  570. + .mux_mask = BIT(_width) - 1, .parent = _parents, \
  571. + .num_parents = ARRAY_SIZE(_parents), \
  572. + .flags = CLK_MUX_SETCLR_UPD | CLK_PARENT_INFRASYS, \
  573. + }
  574. +
  575. +/* INFRA MUX */
  576. +static const struct mtk_composite infracfg_mtk_mux[] = {
  577. + INFRA_MUX(CK_INFRA_MUX_UART0_SEL, "infra_mux_uart0_sel",
  578. + infra_mux_uart0_parents, 0x10, 0, 1),
  579. + INFRA_MUX(CK_INFRA_MUX_UART1_SEL, "infra_mux_uart1_sel",
  580. + infra_mux_uart1_parents, 0x10, 1, 1),
  581. + INFRA_MUX(CK_INFRA_MUX_UART2_SEL, "infra_mux_uart2_sel",
  582. + infra_mux_uart2_parents, 0x10, 2, 1),
  583. + INFRA_MUX(CK_INFRA_MUX_SPI0_SEL, "infra_mux_spi0_sel",
  584. + infra_mux_spi0_parents, 0x10, 4, 1),
  585. + INFRA_MUX(CK_INFRA_MUX_SPI1_SEL, "infra_mux_spi1_sel",
  586. + infra_mux_spi1_parents, 0x10, 5, 1),
  587. + INFRA_MUX(CK_INFRA_MUX_SPI2_SEL, "infra_mux_spi2_sel",
  588. + infra_mux_spi0_parents, 0x10, 6, 1),
  589. + INFRA_MUX(CK_INFRA_PWM_SEL, "infra_pwm_sel", infra_pwm_bck_parents,
  590. + 0x10, 14, 2),
  591. + INFRA_MUX(CK_INFRA_PWM_CK1_SEL, "infra_pwm_ck1_sel",
  592. + infra_pwm_bck_parents, 0x10, 16, 2),
  593. + INFRA_MUX(CK_INFRA_PWM_CK2_SEL, "infra_pwm_ck2_sel",
  594. + infra_pwm_bck_parents, 0x10, 18, 2),
  595. + INFRA_MUX(CK_INFRA_PWM_CK3_SEL, "infra_pwm_ck3_sel",
  596. + infra_pwm_bck_parents, 0x10, 20, 2),
  597. + INFRA_MUX(CK_INFRA_PWM_CK4_SEL, "infra_pwm_ck4_sel",
  598. + infra_pwm_bck_parents, 0x10, 22, 2),
  599. + INFRA_MUX(CK_INFRA_PWM_CK5_SEL, "infra_pwm_ck5_sel",
  600. + infra_pwm_bck_parents, 0x10, 24, 2),
  601. + INFRA_MUX(CK_INFRA_PWM_CK6_SEL, "infra_pwm_ck6_sel",
  602. + infra_pwm_bck_parents, 0x10, 26, 2),
  603. + INFRA_MUX(CK_INFRA_PWM_CK7_SEL, "infra_pwm_ck7_sel",
  604. + infra_pwm_bck_parents, 0x10, 28, 2),
  605. + INFRA_MUX(CK_INFRA_PWM_CK8_SEL, "infra_pwm_ck8_sel",
  606. + infra_pwm_bck_parents, 0x10, 30, 2),
  607. + INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL,
  608. + "infra_pcie_gfmux_tl_o_p0_sel",
  609. + infra_pcie_gfmux_tl_ck_o_p0_parents, 0x20, 0, 2),
  610. + INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL,
  611. + "infra_pcie_gfmux_tl_o_p1_sel",
  612. + infra_pcie_gfmux_tl_ck_o_p1_parents, 0x20, 2, 2),
  613. + INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL,
  614. + "infra_pcie_gfmux_tl_o_p2_sel",
  615. + infra_pcie_gfmux_tl_ck_o_p2_parents, 0x20, 4, 2),
  616. + INFRA_MUX(CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL,
  617. + "infra_pcie_gfmux_tl_o_p3_sel",
  618. + infra_pcie_gfmux_tl_ck_o_p3_parents, 0x20, 6, 2),
  619. +};
  620. +
  621. +static const struct mtk_gate_regs infra_0_cg_regs = {
  622. + .set_ofs = 0x10,
  623. + .clr_ofs = 0x14,
  624. + .sta_ofs = 0x18,
  625. +};
  626. +
  627. +static const struct mtk_gate_regs infra_1_cg_regs = {
  628. + .set_ofs = 0x40,
  629. + .clr_ofs = 0x44,
  630. + .sta_ofs = 0x48,
  631. +};
  632. +
  633. +static const struct mtk_gate_regs infra_2_cg_regs = {
  634. + .set_ofs = 0x50,
  635. + .clr_ofs = 0x54,
  636. + .sta_ofs = 0x58,
  637. +};
  638. +
  639. +static const struct mtk_gate_regs infra_3_cg_regs = {
  640. + .set_ofs = 0x60,
  641. + .clr_ofs = 0x64,
  642. + .sta_ofs = 0x68,
  643. +};
  644. +
  645. +#define GATE_INFRA0(_id, _name, _parent, _shift) \
  646. + { \
  647. + .id = _id, .parent = _parent, .regs = &infra_0_cg_regs, \
  648. + .shift = _shift, \
  649. + .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS, \
  650. + }
  651. +
  652. +#define GATE_INFRA1(_id, _name, _parent, _shift) \
  653. + { \
  654. + .id = _id, .parent = _parent, .regs = &infra_1_cg_regs, \
  655. + .shift = _shift, \
  656. + .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS, \
  657. + }
  658. +
  659. +#define GATE_INFRA2(_id, _name, _parent, _shift) \
  660. + { \
  661. + .id = _id, .parent = _parent, .regs = &infra_2_cg_regs, \
  662. + .shift = _shift, \
  663. + .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS, \
  664. + }
  665. +
  666. +#define GATE_INFRA3(_id, _name, _parent, _shift) \
  667. + { \
  668. + .id = _id, .parent = _parent, .regs = &infra_3_cg_regs, \
  669. + .shift = _shift, \
  670. + .flags = CLK_GATE_SETCLR | CLK_PARENT_INFRASYS, \
  671. + }
  672. +
  673. +/* INFRA GATE */
  674. +static const struct mtk_gate infracfg_mtk_gates[] = {
  675. + GATE_INFRA1(CK_INFRA_66M_GPT_BCK, "infra_hf_66m_gpt_bck",
  676. + CK_INFRA_66M_MCK, 0),
  677. + GATE_INFRA1(CK_INFRA_66M_PWM_HCK, "infra_hf_66m_pwm_hck",
  678. + CK_INFRA_66M_MCK, 1),
  679. + GATE_INFRA1(CK_INFRA_66M_PWM_BCK, "infra_hf_66m_pwm_bck",
  680. + CK_INFRA_PWM_SEL, 2),
  681. + GATE_INFRA1(CK_INFRA_66M_PWM_CK1, "infra_hf_66m_pwm_ck1",
  682. + CK_INFRA_PWM_CK1_SEL, 3),
  683. + GATE_INFRA1(CK_INFRA_66M_PWM_CK2, "infra_hf_66m_pwm_ck2",
  684. + CK_INFRA_PWM_CK2_SEL, 4),
  685. + GATE_INFRA1(CK_INFRA_66M_PWM_CK3, "infra_hf_66m_pwm_ck3",
  686. + CK_INFRA_PWM_CK3_SEL, 5),
  687. + GATE_INFRA1(CK_INFRA_66M_PWM_CK4, "infra_hf_66m_pwm_ck4",
  688. + CK_INFRA_PWM_CK4_SEL, 6),
  689. + GATE_INFRA1(CK_INFRA_66M_PWM_CK5, "infra_hf_66m_pwm_ck5",
  690. + CK_INFRA_PWM_CK5_SEL, 7),
  691. + GATE_INFRA1(CK_INFRA_66M_PWM_CK6, "infra_hf_66m_pwm_ck6",
  692. + CK_INFRA_PWM_CK6_SEL, 8),
  693. + GATE_INFRA1(CK_INFRA_66M_PWM_CK7, "infra_hf_66m_pwm_ck7",
  694. + CK_INFRA_PWM_CK7_SEL, 9),
  695. + GATE_INFRA1(CK_INFRA_66M_PWM_CK8, "infra_hf_66m_pwm_ck8",
  696. + CK_INFRA_PWM_CK8_SEL, 10),
  697. + GATE_INFRA1(CK_INFRA_133M_CQDMA_BCK, "infra_hf_133m_cqdma_bck",
  698. + CK_INFRA_133M_MCK, 12),
  699. + GATE_INFRA1(CK_INFRA_66M_AUD_SLV_BCK, "infra_66m_aud_slv_bck",
  700. + CK_INFRA_66M_PHCK, 13),
  701. + GATE_INFRA1(CK_INFRA_AUD_26M, "infra_f_faud_26m", CK_INFRA_CK_F26M, 14),
  702. + GATE_INFRA1(CK_INFRA_AUD_L, "infra_f_faud_l", CK_INFRA_FAUD_L_O, 15),
  703. + GATE_INFRA1(CK_INFRA_AUD_AUD, "infra_f_aud_aud", CK_INFRA_FAUD_AUD_O,
  704. + 16),
  705. + GATE_INFRA1(CK_INFRA_AUD_EG2, "infra_f_faud_eg2", CK_INFRA_FAUD_EG2_O,
  706. + 18),
  707. + GATE_INFRA1(CK_INFRA_DRAMC_F26M, "infra_dramc_f26m", CK_INFRA_CK_F26M,
  708. + 19),
  709. + GATE_INFRA1(CK_INFRA_133M_DBG_ACKM, "infra_hf_133m_dbg_ackm",
  710. + CK_INFRA_133M_MCK, 20),
  711. + GATE_INFRA1(CK_INFRA_66M_AP_DMA_BCK, "infra_66m_ap_dma_bck",
  712. + CK_INFRA_66M_MCK, 21),
  713. + GATE_INFRA1(CK_INFRA_66M_SEJ_BCK, "infra_hf_66m_sej_bck",
  714. + CK_INFRA_66M_MCK, 29),
  715. + GATE_INFRA1(CK_INFRA_PRE_CK_SEJ_F13M, "infra_pre_ck_sej_f13m",
  716. + CK_INFRA_CK_F26M, 30),
  717. + GATE_INFRA1(CK_INFRA_66M_TRNG, "infra_hf_66m_trng", CK_INFRA_PERI_66M_O,
  718. + 31),
  719. + GATE_INFRA2(CK_INFRA_26M_THERM_SYSTEM, "infra_hf_26m_therm_system",
  720. + CK_INFRA_CK_F26M, 0),
  721. + GATE_INFRA2(CK_INFRA_I2C_BCK, "infra_i2c_bck", CK_INFRA_I2C_O, 1),
  722. + GATE_INFRA2(CK_INFRA_66M_UART0_PCK, "infra_hf_66m_uart0_pck",
  723. + CK_INFRA_66M_MCK, 3),
  724. + GATE_INFRA2(CK_INFRA_66M_UART1_PCK, "infra_hf_66m_uart1_pck",
  725. + CK_INFRA_66M_MCK, 4),
  726. + GATE_INFRA2(CK_INFRA_66M_UART2_PCK, "infra_hf_66m_uart2_pck",
  727. + CK_INFRA_66M_MCK, 5),
  728. + GATE_INFRA2(CK_INFRA_52M_UART0_CK, "infra_f_52m_uart0",
  729. + CK_INFRA_MUX_UART0_SEL, 3),
  730. + GATE_INFRA2(CK_INFRA_52M_UART1_CK, "infra_f_52m_uart1",
  731. + CK_INFRA_MUX_UART1_SEL, 4),
  732. + GATE_INFRA2(CK_INFRA_52M_UART2_CK, "infra_f_52m_uart2",
  733. + CK_INFRA_MUX_UART2_SEL, 5),
  734. + GATE_INFRA2(CK_INFRA_NFI, "infra_f_fnfi", CK_INFRA_NFI_O, 9),
  735. + GATE_INFRA2(CK_INFRA_SPINFI, "infra_f_fspinfi", CK_INFRA_SPINFI_O, 10),
  736. + GATE_INFRA2(CK_INFRA_66M_NFI_HCK, "infra_hf_66m_nfi_hck",
  737. + CK_INFRA_66M_MCK, 11),
  738. + GATE_INFRA2(CK_INFRA_104M_SPI0, "infra_hf_104m_spi0",
  739. + CK_INFRA_MUX_SPI0_SEL, 12),
  740. + GATE_INFRA2(CK_INFRA_104M_SPI1, "infra_hf_104m_spi1",
  741. + CK_INFRA_MUX_SPI1_SEL, 13),
  742. + GATE_INFRA2(CK_INFRA_104M_SPI2_BCK, "infra_hf_104m_spi2_bck",
  743. + CK_INFRA_MUX_SPI2_SEL, 14),
  744. + GATE_INFRA2(CK_INFRA_66M_SPI0_HCK, "infra_hf_66m_spi0_hck",
  745. + CK_INFRA_66M_MCK, 15),
  746. + GATE_INFRA2(CK_INFRA_66M_SPI1_HCK, "infra_hf_66m_spi1_hck",
  747. + CK_INFRA_66M_MCK, 16),
  748. + GATE_INFRA2(CK_INFRA_66M_SPI2_HCK, "infra_hf_66m_spi2_hck",
  749. + CK_INFRA_66M_MCK, 17),
  750. + GATE_INFRA2(CK_INFRA_66M_FLASHIF_AXI, "infra_hf_66m_flashif_axi",
  751. + CK_INFRA_66M_MCK, 18),
  752. + GATE_INFRA2(CK_INFRA_RTC, "infra_f_frtc", CK_INFRA_LB_MUX_FRTC, 19),
  753. + GATE_INFRA2(CK_INFRA_26M_ADC_BCK, "infra_f_26m_adc_bck",
  754. + CK_INFRA_F26M_O1, 20),
  755. + GATE_INFRA2(CK_INFRA_RC_ADC, "infra_f_frc_adc", CK_INFRA_26M_ADC_BCK,
  756. + 21),
  757. + GATE_INFRA2(CK_INFRA_MSDC400, "infra_f_fmsdc400", CK_INFRA_FMSDC400_O,
  758. + 22),
  759. + GATE_INFRA2(CK_INFRA_MSDC2_HCK, "infra_f_fmsdc2_hck",
  760. + CK_INFRA_FMSDC2_HCK_OCC, 23),
  761. + GATE_INFRA2(CK_INFRA_133M_MSDC_0_HCK, "infra_hf_133m_msdc_0_hck",
  762. + CK_INFRA_PERI_133M, 24),
  763. + GATE_INFRA2(CK_INFRA_66M_MSDC_0_HCK, "infra_66m_msdc_0_hck",
  764. + CK_INFRA_66M_PHCK, 25),
  765. + GATE_INFRA2(CK_INFRA_133M_CPUM_BCK, "infra_hf_133m_cpum_bck",
  766. + CK_INFRA_133M_MCK, 26),
  767. + GATE_INFRA2(CK_INFRA_BIST2FPC, "infra_hf_fbist2fpc", CK_INFRA_NFI_O,
  768. + 27),
  769. + GATE_INFRA2(CK_INFRA_I2C_X16W_MCK_CK_P1, "infra_hf_i2c_x16w_mck_ck_p1",
  770. + CK_INFRA_133M_MCK, 29),
  771. + GATE_INFRA2(CK_INFRA_I2C_X16W_PCK_CK_P1, "infra_hf_i2c_x16w_pck_ck_p1",
  772. + CK_INFRA_66M_PHCK, 31),
  773. + GATE_INFRA3(CK_INFRA_133M_USB_HCK, "infra_133m_usb_hck",
  774. + CK_INFRA_133M_PHCK, 0),
  775. + GATE_INFRA3(CK_INFRA_133M_USB_HCK_CK_P1, "infra_133m_usb_hck_ck_p1",
  776. + CK_INFRA_133M_PHCK, 1),
  777. + GATE_INFRA3(CK_INFRA_66M_USB_HCK, "infra_66m_usb_hck",
  778. + CK_INFRA_66M_PHCK, 2),
  779. + GATE_INFRA3(CK_INFRA_66M_USB_HCK_CK_P1, "infra_66m_usb_hck_ck_p1",
  780. + CK_INFRA_66M_PHCK, 3),
  781. + GATE_INFRA3(CK_INFRA_USB_SYS, "infra_usb_sys", CK_INFRA_USB_SYS_O, 4),
  782. + GATE_INFRA3(CK_INFRA_USB_SYS_CK_P1, "infra_usb_sys_ck_p1",
  783. + CK_INFRA_USB_SYS_O_P1, 5),
  784. + GATE_INFRA3(CK_INFRA_USB_REF, "infra_usb_ref", CK_INFRA_USB_O, 6),
  785. + GATE_INFRA3(CK_INFRA_USB_CK_P1, "infra_usb_ck_p1", CK_INFRA_USB_O_P1,
  786. + 7),
  787. + GATE_INFRA3(CK_INFRA_USB_FRMCNT, "infra_usb_frmcnt",
  788. + CK_INFRA_USB_FRMCNT_O, 8),
  789. + GATE_INFRA3(CK_INFRA_USB_FRMCNT_CK_P1, "infra_usb_frmcnt_ck_p1",
  790. + CK_INFRA_USB_FRMCNT_O_P1, 9),
  791. + GATE_INFRA3(CK_INFRA_USB_PIPE, "infra_usb_pipe", CK_INFRA_USB_PIPE_O,
  792. + 10),
  793. + GATE_INFRA3(CK_INFRA_USB_PIPE_CK_P1, "infra_usb_pipe_ck_p1",
  794. + CK_INFRA_USB_PIPE_O_P1, 11),
  795. + GATE_INFRA3(CK_INFRA_USB_UTMI, "infra_usb_utmi", CK_INFRA_USB_UTMI_O,
  796. + 12),
  797. + GATE_INFRA3(CK_INFRA_USB_UTMI_CK_P1, "infra_usb_utmi_ck_p1",
  798. + CK_INFRA_USB_UTMI_O_P1, 13),
  799. + GATE_INFRA3(CK_INFRA_USB_XHCI, "infra_usb_xhci", CK_INFRA_USB_XHCI_O,
  800. + 14),
  801. + GATE_INFRA3(CK_INFRA_USB_XHCI_CK_P1, "infra_usb_xhci_ck_p1",
  802. + CK_INFRA_USB_XHCI_O_P1, 15),
  803. + GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P0, "infra_pcie_gfmux_tl_ck_p0",
  804. + CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL, 20),
  805. + GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P1, "infra_pcie_gfmux_tl_ck_p1",
  806. + CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL, 21),
  807. + GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P2, "infra_pcie_gfmux_tl_ck_p2",
  808. + CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL, 22),
  809. + GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P3, "infra_pcie_gfmux_tl_ck_p3",
  810. + CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL, 23),
  811. + GATE_INFRA3(CK_INFRA_PCIE_PIPE_P0, "infra_pcie_pipe_ck_p0",
  812. + CK_INFRA_PCIE_PIPE_OCC_P0, 24),
  813. + GATE_INFRA3(CK_INFRA_PCIE_PIPE_P1, "infra_pcie_pipe_ck_p1",
  814. + CK_INFRA_PCIE_PIPE_OCC_P1, 25),
  815. + GATE_INFRA3(CK_INFRA_PCIE_PIPE_P2, "infra_pcie_pipe_ck_p2",
  816. + CK_INFRA_PCIE_PIPE_OCC_P2, 26),
  817. + GATE_INFRA3(CK_INFRA_PCIE_PIPE_P3, "infra_pcie_pipe_ck_p3",
  818. + CK_INFRA_PCIE_PIPE_OCC_P3, 27),
  819. + GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P0, "infra_133m_pcie_ck_p0",
  820. + CK_INFRA_133M_PHCK, 28),
  821. + GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P1, "infra_133m_pcie_ck_p1",
  822. + CK_INFRA_133M_PHCK, 29),
  823. + GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P2, "infra_133m_pcie_ck_p2",
  824. + CK_INFRA_133M_PHCK, 30),
  825. + GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P3, "infra_133m_pcie_ck_p3",
  826. + CK_INFRA_133M_PHCK, 31),
  827. + GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P0,
  828. + "infra_pcie_peri_ck_26m_ck_p0", CK_INFRA_F26M_O0, 7),
  829. + GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P1,
  830. + "infra_pcie_peri_ck_26m_ck_p1", CK_INFRA_F26M_O0, 8),
  831. + GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P2,
  832. + "infra_pcie_peri_ck_26m_ck_p2", CK_INFRA_F26M_O0, 9),
  833. + GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P3,
  834. + "infra_pcie_peri_ck_26m_ck_p3", CK_INFRA_F26M_O0, 10),
  835. +};
  836. +
  837. +static const struct mtk_clk_tree mt7988_fixed_pll_clk_tree = {
  838. + .fdivs_offs = ARRAY_SIZE(apmixedsys_mtk_plls),
  839. + .fclks = apmixedsys_mtk_plls,
  840. + .xtal_rate = 40 * MHZ,
  841. +};
  842. +
  843. +static const struct mtk_clk_tree mt7988_topckgen_clk_tree = {
  844. + .fdivs_offs = CK_TOP_CB_CKSQ_40M,
  845. + .muxes_offs = CK_TOP_NETSYS_SEL,
  846. + .fdivs = topckgen_mtk_fixed_factors,
  847. + .muxes = topckgen_mtk_muxes,
  848. + .flags = CLK_BYPASS_XTAL,
  849. + .xtal_rate = 40 * MHZ,
  850. +};
  851. +
  852. +static const struct mtk_clk_tree mt7988_infracfg_clk_tree = {
  853. + .fdivs_offs = CK_INFRA_CK_F26M,
  854. + .muxes_offs = CK_INFRA_MUX_UART0_SEL,
  855. + .fdivs = infracfg_mtk_fixed_factor,
  856. + .muxes = infracfg_mtk_mux,
  857. + .flags = CLK_BYPASS_XTAL,
  858. + .xtal_rate = 40 * MHZ,
  859. +};
  860. +
  861. +static const struct udevice_id mt7988_fixed_pll_compat[] = {
  862. + { .compatible = "mediatek,mt7988-fixed-plls" },
  863. + {}
  864. +};
  865. +
  866. +static const struct udevice_id mt7988_topckgen_compat[] = {
  867. + { .compatible = "mediatek,mt7988-topckgen" },
  868. + {}
  869. +};
  870. +
  871. +static int mt7988_fixed_pll_probe(struct udevice *dev)
  872. +{
  873. + return mtk_common_clk_init(dev, &mt7988_fixed_pll_clk_tree);
  874. +}
  875. +
  876. +static int mt7988_topckgen_probe(struct udevice *dev)
  877. +{
  878. + struct mtk_clk_priv *priv = dev_get_priv(dev);
  879. +
  880. + priv->base = dev_read_addr_ptr(dev);
  881. + if (!priv->base)
  882. + return -ENOENT;
  883. +
  884. + writel(MT7988_CLK_PDN_EN_WRITE, priv->base + MT7988_CLK_PDN);
  885. + return mtk_common_clk_init(dev, &mt7988_topckgen_clk_tree);
  886. +}
  887. +
  888. +U_BOOT_DRIVER(mtk_clk_apmixedsys) = {
  889. + .name = "mt7988-clock-fixed-pll",
  890. + .id = UCLASS_CLK,
  891. + .of_match = mt7988_fixed_pll_compat,
  892. + .probe = mt7988_fixed_pll_probe,
  893. + .priv_auto = sizeof(struct mtk_clk_priv),
  894. + .ops = &mtk_clk_topckgen_ops,
  895. + .flags = DM_FLAG_PRE_RELOC,
  896. +};
  897. +
  898. +U_BOOT_DRIVER(mtk_clk_topckgen) = {
  899. + .name = "mt7988-clock-topckgen",
  900. + .id = UCLASS_CLK,
  901. + .of_match = mt7988_topckgen_compat,
  902. + .probe = mt7988_topckgen_probe,
  903. + .priv_auto = sizeof(struct mtk_clk_priv),
  904. + .ops = &mtk_clk_topckgen_ops,
  905. + .flags = DM_FLAG_PRE_RELOC,
  906. +};
  907. +
  908. +static const struct udevice_id mt7988_infracfg_compat[] = {
  909. + { .compatible = "mediatek,mt7988-infracfg" },
  910. + {}
  911. +};
  912. +
  913. +static const struct udevice_id mt7988_infracfg_ao_cgs_compat[] = {
  914. + { .compatible = "mediatek,mt7988-infracfg_ao_cgs" },
  915. + {}
  916. +};
  917. +
  918. +static int mt7988_infracfg_probe(struct udevice *dev)
  919. +{
  920. + return mtk_common_clk_init(dev, &mt7988_infracfg_clk_tree);
  921. +}
  922. +
  923. +static int mt7988_infracfg_ao_cgs_probe(struct udevice *dev)
  924. +{
  925. + return mtk_common_clk_gate_init(dev, &mt7988_infracfg_clk_tree,
  926. + infracfg_mtk_gates);
  927. +}
  928. +
  929. +U_BOOT_DRIVER(mtk_clk_infracfg) = {
  930. + .name = "mt7988-clock-infracfg",
  931. + .id = UCLASS_CLK,
  932. + .of_match = mt7988_infracfg_compat,
  933. + .probe = mt7988_infracfg_probe,
  934. + .priv_auto = sizeof(struct mtk_clk_priv),
  935. + .ops = &mtk_clk_infrasys_ops,
  936. + .flags = DM_FLAG_PRE_RELOC,
  937. +};
  938. +
  939. +U_BOOT_DRIVER(mtk_clk_infracfg_ao_cgs) = {
  940. + .name = "mt7988-clock-infracfg_ao_cgs",
  941. + .id = UCLASS_CLK,
  942. + .of_match = mt7988_infracfg_ao_cgs_compat,
  943. + .probe = mt7988_infracfg_ao_cgs_probe,
  944. + .priv_auto = sizeof(struct mtk_cg_priv),
  945. + .ops = &mtk_clk_gate_ops,
  946. + .flags = DM_FLAG_PRE_RELOC,
  947. +};
  948. +
  949. +/* ETHDMA */
  950. +
  951. +static const struct mtk_gate_regs ethdma_cg_regs = {
  952. + .set_ofs = 0x30,
  953. + .clr_ofs = 0x30,
  954. + .sta_ofs = 0x30,
  955. +};
  956. +
  957. +#define GATE_ETHDMA(_id, _name, _parent, _shift) \
  958. + { \
  959. + .id = _id, .parent = _parent, .regs = &ethdma_cg_regs, \
  960. + .shift = _shift, \
  961. + .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN, \
  962. + }
  963. +
  964. +static const struct mtk_gate ethdma_mtk_gate[] = {
  965. + GATE_ETHDMA(CK_ETHDMA_FE_EN, "ethdma_fe_en", CK_TOP_NETSYS_2X, 6),
  966. +};
  967. +
  968. +static int mt7988_ethdma_probe(struct udevice *dev)
  969. +{
  970. + return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
  971. + ethdma_mtk_gate);
  972. +}
  973. +
  974. +static int mt7988_ethdma_bind(struct udevice *dev)
  975. +{
  976. + int ret = 0;
  977. +
  978. + if (CONFIG_IS_ENABLED(RESET_MEDIATEK)) {
  979. + ret = mediatek_reset_bind(dev, MT7988_ETHDMA_RST_CTRL_OFS, 1);
  980. + if (ret)
  981. + debug("Warning: failed to bind reset controller\n");
  982. + }
  983. +
  984. + return ret;
  985. +}
  986. +
  987. +static const struct udevice_id mt7988_ethdma_compat[] = {
  988. + {
  989. + .compatible = "mediatek,mt7988-ethdma",
  990. + },
  991. + {}
  992. +};
  993. +
  994. +U_BOOT_DRIVER(mtk_clk_ethdma) = {
  995. + .name = "mt7988-clock-ethdma",
  996. + .id = UCLASS_CLK,
  997. + .of_match = mt7988_ethdma_compat,
  998. + .probe = mt7988_ethdma_probe,
  999. + .bind = mt7988_ethdma_bind,
  1000. + .priv_auto = sizeof(struct mtk_cg_priv),
  1001. + .ops = &mtk_clk_gate_ops,
  1002. +};
  1003. +
  1004. +/* SGMIISYS_0 */
  1005. +
  1006. +static const struct mtk_gate_regs sgmii0_cg_regs = {
  1007. + .set_ofs = 0xE4,
  1008. + .clr_ofs = 0xE4,
  1009. + .sta_ofs = 0xE4,
  1010. +};
  1011. +
  1012. +#define GATE_SGMII0(_id, _name, _parent, _shift) \
  1013. + { \
  1014. + .id = _id, .parent = _parent, .regs = &sgmii0_cg_regs, \
  1015. + .shift = _shift, \
  1016. + .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN, \
  1017. + }
  1018. +
  1019. +static const struct mtk_gate sgmiisys_0_mtk_gate[] = {
  1020. + /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
  1021. + GATE_SGMII0(CK_SGM0_TX_EN, "sgm0_tx_en", CK_TOP_CB_CKSQ_40M, 2),
  1022. + /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
  1023. + GATE_SGMII0(CK_SGM0_RX_EN, "sgm0_rx_en", CK_TOP_CB_CKSQ_40M, 3),
  1024. +};
  1025. +
  1026. +static int mt7988_sgmiisys_0_probe(struct udevice *dev)
  1027. +{
  1028. + return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
  1029. + sgmiisys_0_mtk_gate);
  1030. +}
  1031. +
  1032. +static const struct udevice_id mt7988_sgmiisys_0_compat[] = {
  1033. + {
  1034. + .compatible = "mediatek,mt7988-sgmiisys_0",
  1035. + },
  1036. + {}
  1037. +};
  1038. +
  1039. +U_BOOT_DRIVER(mtk_clk_sgmiisys_0) = {
  1040. + .name = "mt7988-clock-sgmiisys_0",
  1041. + .id = UCLASS_CLK,
  1042. + .of_match = mt7988_sgmiisys_0_compat,
  1043. + .probe = mt7988_sgmiisys_0_probe,
  1044. + .priv_auto = sizeof(struct mtk_cg_priv),
  1045. + .ops = &mtk_clk_gate_ops,
  1046. +};
  1047. +
  1048. +/* SGMIISYS_1 */
  1049. +
  1050. +static const struct mtk_gate_regs sgmii1_cg_regs = {
  1051. + .set_ofs = 0xE4,
  1052. + .clr_ofs = 0xE4,
  1053. + .sta_ofs = 0xE4,
  1054. +};
  1055. +
  1056. +#define GATE_SGMII1(_id, _name, _parent, _shift) \
  1057. + { \
  1058. + .id = _id, .parent = _parent, .regs = &sgmii1_cg_regs, \
  1059. + .shift = _shift, \
  1060. + .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN, \
  1061. + }
  1062. +
  1063. +static const struct mtk_gate sgmiisys_1_mtk_gate[] = {
  1064. + /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
  1065. + GATE_SGMII1(CK_SGM1_TX_EN, "sgm1_tx_en", CK_TOP_CB_CKSQ_40M, 2),
  1066. + /* connect to fake clock, so use CK_TOP_CB_CKSQ_40M as the clock parent */
  1067. + GATE_SGMII1(CK_SGM1_RX_EN, "sgm1_rx_en", CK_TOP_CB_CKSQ_40M, 3),
  1068. +};
  1069. +
  1070. +static int mt7988_sgmiisys_1_probe(struct udevice *dev)
  1071. +{
  1072. + return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
  1073. + sgmiisys_1_mtk_gate);
  1074. +}
  1075. +
  1076. +static const struct udevice_id mt7988_sgmiisys_1_compat[] = {
  1077. + {
  1078. + .compatible = "mediatek,mt7988-sgmiisys_1",
  1079. + },
  1080. + {}
  1081. +};
  1082. +
  1083. +U_BOOT_DRIVER(mtk_clk_sgmiisys_1) = {
  1084. + .name = "mt7988-clock-sgmiisys_1",
  1085. + .id = UCLASS_CLK,
  1086. + .of_match = mt7988_sgmiisys_1_compat,
  1087. + .probe = mt7988_sgmiisys_1_probe,
  1088. + .priv_auto = sizeof(struct mtk_cg_priv),
  1089. + .ops = &mtk_clk_gate_ops,
  1090. +};
  1091. +
  1092. +/* ETHWARP */
  1093. +
  1094. +static const struct mtk_gate_regs ethwarp_cg_regs = {
  1095. + .set_ofs = 0x14,
  1096. + .clr_ofs = 0x14,
  1097. + .sta_ofs = 0x14,
  1098. +};
  1099. +
  1100. +#define GATE_ETHWARP(_id, _name, _parent, _shift) \
  1101. + { \
  1102. + .id = _id, .parent = _parent, .regs = &ethwarp_cg_regs, \
  1103. + .shift = _shift, \
  1104. + .flags = CLK_GATE_NO_SETCLR_INV | CLK_PARENT_TOPCKGEN, \
  1105. + }
  1106. +
  1107. +static const struct mtk_gate ethwarp_mtk_gate[] = {
  1108. + GATE_ETHWARP(CK_ETHWARP_WOCPU2_EN, "ethwarp_wocpu2_en",
  1109. + CK_TOP_NETSYS_WED_MCU, 13),
  1110. + GATE_ETHWARP(CK_ETHWARP_WOCPU1_EN, "ethwarp_wocpu1_en",
  1111. + CK_TOP_NETSYS_WED_MCU, 14),
  1112. + GATE_ETHWARP(CK_ETHWARP_WOCPU0_EN, "ethwarp_wocpu0_en",
  1113. + CK_TOP_NETSYS_WED_MCU, 15),
  1114. +};
  1115. +
  1116. +static int mt7988_ethwarp_probe(struct udevice *dev)
  1117. +{
  1118. + return mtk_common_clk_gate_init(dev, &mt7988_topckgen_clk_tree,
  1119. + ethwarp_mtk_gate);
  1120. +}
  1121. +
  1122. +static int mt7988_ethwarp_bind(struct udevice *dev)
  1123. +{
  1124. + int ret = 0;
  1125. +
  1126. + if (CONFIG_IS_ENABLED(RESET_MEDIATEK)) {
  1127. + ret = mediatek_reset_bind(dev, MT7988_ETHWARP_RST_CTRL_OFS, 2);
  1128. + if (ret)
  1129. + debug("Warning: failed to bind reset controller\n");
  1130. + }
  1131. +
  1132. + return ret;
  1133. +}
  1134. +
  1135. +static const struct udevice_id mt7988_ethwarp_compat[] = {
  1136. + {
  1137. + .compatible = "mediatek,mt7988-ethwarp",
  1138. + },
  1139. + {}
  1140. +};
  1141. +
  1142. +U_BOOT_DRIVER(mtk_clk_ethwarp) = {
  1143. + .name = "mt7988-clock-ethwarp",
  1144. + .id = UCLASS_CLK,
  1145. + .of_match = mt7988_ethwarp_compat,
  1146. + .probe = mt7988_ethwarp_probe,
  1147. + .bind = mt7988_ethwarp_bind,
  1148. + .priv_auto = sizeof(struct mtk_cg_priv),
  1149. + .ops = &mtk_clk_gate_ops,
  1150. +};
  1151. --- /dev/null
  1152. +++ b/include/dt-bindings/clock/mt7988-clk.h
  1153. @@ -0,0 +1,349 @@
  1154. +/* SPDX-License-Identifier: GPL-2.0 */
  1155. +/*
  1156. + * Copyright (C) 2022 MediaTek Inc. All rights reserved.
  1157. + *
  1158. + * Author: Sam Shih <[email protected]>
  1159. + */
  1160. +
  1161. +#ifndef _DT_BINDINGS_CLK_MT7988_H
  1162. +#define _DT_BINDINGS_CLK_MT7988_H
  1163. +
  1164. +/* INFRACFG */
  1165. +/* mtk_fixed_factor */
  1166. +#define CK_INFRA_CK_F26M 0
  1167. +#define CK_INFRA_PWM_O 1
  1168. +#define CK_INFRA_PCIE_OCC_P0 2
  1169. +#define CK_INFRA_PCIE_OCC_P1 3
  1170. +#define CK_INFRA_PCIE_OCC_P2 4
  1171. +#define CK_INFRA_PCIE_OCC_P3 5
  1172. +#define CK_INFRA_133M_HCK 6
  1173. +#define CK_INFRA_133M_PHCK 7
  1174. +#define CK_INFRA_66M_PHCK 8
  1175. +#define CK_INFRA_FAUD_L_O 9
  1176. +#define CK_INFRA_FAUD_AUD_O 10
  1177. +#define CK_INFRA_FAUD_EG2_O 11
  1178. +#define CK_INFRA_I2C_O 12
  1179. +#define CK_INFRA_UART_O0 13
  1180. +#define CK_INFRA_UART_O1 14
  1181. +#define CK_INFRA_UART_O2 15
  1182. +#define CK_INFRA_NFI_O 16
  1183. +#define CK_INFRA_SPINFI_O 17
  1184. +#define CK_INFRA_SPI0_O 18
  1185. +#define CK_INFRA_SPI1_O 19
  1186. +#define CK_INFRA_LB_MUX_FRTC 20
  1187. +#define CK_INFRA_FRTC 21
  1188. +#define CK_INFRA_FMSDC400_O 22
  1189. +#define CK_INFRA_FMSDC2_HCK_OCC 23
  1190. +#define CK_INFRA_PERI_133M 24
  1191. +#define CK_INFRA_USB_O 25
  1192. +#define CK_INFRA_USB_O_P1 26
  1193. +#define CK_INFRA_USB_FRMCNT_O 27
  1194. +#define CK_INFRA_USB_FRMCNT_O_P1 28
  1195. +#define CK_INFRA_USB_XHCI_O 29
  1196. +#define CK_INFRA_USB_XHCI_O_P1 30
  1197. +#define CK_INFRA_USB_PIPE_O 31
  1198. +#define CK_INFRA_USB_PIPE_O_P1 32
  1199. +#define CK_INFRA_USB_UTMI_O 33
  1200. +#define CK_INFRA_USB_UTMI_O_P1 34
  1201. +#define CK_INFRA_PCIE_PIPE_OCC_P0 35
  1202. +#define CK_INFRA_PCIE_PIPE_OCC_P1 36
  1203. +#define CK_INFRA_PCIE_PIPE_OCC_P2 37
  1204. +#define CK_INFRA_PCIE_PIPE_OCC_P3 38
  1205. +#define CK_INFRA_F26M_O0 39
  1206. +#define CK_INFRA_F26M_O1 40
  1207. +#define CK_INFRA_133M_MCK 41
  1208. +#define CK_INFRA_66M_MCK 42
  1209. +#define CK_INFRA_PERI_66M_O 43
  1210. +#define CK_INFRA_USB_SYS_O 44
  1211. +#define CK_INFRA_USB_SYS_O_P1 45
  1212. +
  1213. +/* INFRACFG_AO */
  1214. +#define GATE_OFFSET 65
  1215. +/* mtk_mux */
  1216. +#define CK_INFRA_MUX_UART0_SEL 46 /* Linux CLK ID (0) */
  1217. +#define CK_INFRA_MUX_UART1_SEL 47 /* Linux CLK ID (1) */
  1218. +#define CK_INFRA_MUX_UART2_SEL 48 /* Linux CLK ID (2) */
  1219. +#define CK_INFRA_MUX_SPI0_SEL 49 /* Linux CLK ID (3) */
  1220. +#define CK_INFRA_MUX_SPI1_SEL 50 /* Linux CLK ID (4) */
  1221. +#define CK_INFRA_MUX_SPI2_SEL 51 /* Linux CLK ID (5) */
  1222. +#define CK_INFRA_PWM_SEL 52 /* Linux CLK ID (6) */
  1223. +#define CK_INFRA_PWM_CK1_SEL 53 /* Linux CLK ID (7) */
  1224. +#define CK_INFRA_PWM_CK2_SEL 54 /* Linux CLK ID (8) */
  1225. +#define CK_INFRA_PWM_CK3_SEL 55 /* Linux CLK ID (9) */
  1226. +#define CK_INFRA_PWM_CK4_SEL 56 /* Linux CLK ID (10) */
  1227. +#define CK_INFRA_PWM_CK5_SEL 57 /* Linux CLK ID (11) */
  1228. +#define CK_INFRA_PWM_CK6_SEL 58 /* Linux CLK ID (12) */
  1229. +#define CK_INFRA_PWM_CK7_SEL 59 /* Linux CLK ID (13) */
  1230. +#define CK_INFRA_PWM_CK8_SEL 60 /* Linux CLK ID (14) */
  1231. +#define CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL 61 /* Linux CLK ID (15) */
  1232. +#define CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL 62 /* Linux CLK ID (16) */
  1233. +#define CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL 63 /* Linux CLK ID (17) */
  1234. +#define CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL 64 /* Linux CLK ID (18) */
  1235. +/* mtk_gate */
  1236. +#define CK_INFRA_66M_GPT_BCK (65 - GATE_OFFSET) /* Linux CLK ID (19) */
  1237. +#define CK_INFRA_66M_PWM_HCK (66 - GATE_OFFSET) /* Linux CLK ID (20) */
  1238. +#define CK_INFRA_66M_PWM_BCK (67 - GATE_OFFSET) /* Linux CLK ID (21) */
  1239. +#define CK_INFRA_66M_PWM_CK1 (68 - GATE_OFFSET) /* Linux CLK ID (22) */
  1240. +#define CK_INFRA_66M_PWM_CK2 (69 - GATE_OFFSET) /* Linux CLK ID (23) */
  1241. +#define CK_INFRA_66M_PWM_CK3 (70 - GATE_OFFSET) /* Linux CLK ID (24) */
  1242. +#define CK_INFRA_66M_PWM_CK4 (71 - GATE_OFFSET) /* Linux CLK ID (25) */
  1243. +#define CK_INFRA_66M_PWM_CK5 (72 - GATE_OFFSET) /* Linux CLK ID (26) */
  1244. +#define CK_INFRA_66M_PWM_CK6 (73 - GATE_OFFSET) /* Linux CLK ID (27) */
  1245. +#define CK_INFRA_66M_PWM_CK7 (74 - GATE_OFFSET) /* Linux CLK ID (28) */
  1246. +#define CK_INFRA_66M_PWM_CK8 (75 - GATE_OFFSET) /* Linux CLK ID (29) */
  1247. +#define CK_INFRA_133M_CQDMA_BCK (76 - GATE_OFFSET) /* Linux CLK ID (30) */
  1248. +#define CK_INFRA_66M_AUD_SLV_BCK (77 - GATE_OFFSET) /* Linux CLK ID (31) */
  1249. +#define CK_INFRA_AUD_26M (78 - GATE_OFFSET) /* Linux CLK ID (32) */
  1250. +#define CK_INFRA_AUD_L (79 - GATE_OFFSET) /* Linux CLK ID (33) */
  1251. +#define CK_INFRA_AUD_AUD (80 - GATE_OFFSET) /* Linux CLK ID (34) */
  1252. +#define CK_INFRA_AUD_EG2 (81 - GATE_OFFSET) /* Linux CLK ID (35) */
  1253. +#define CK_INFRA_DRAMC_F26M (82 - GATE_OFFSET) /* Linux CLK ID (36) */
  1254. +#define CK_INFRA_133M_DBG_ACKM (83 - GATE_OFFSET) /* Linux CLK ID (37) */
  1255. +#define CK_INFRA_66M_AP_DMA_BCK (84 - GATE_OFFSET) /* Linux CLK ID (38) */
  1256. +#define CK_INFRA_66M_SEJ_BCK (85 - GATE_OFFSET) /* Linux CLK ID (39) */
  1257. +#define CK_INFRA_PRE_CK_SEJ_F13M (86 - GATE_OFFSET) /* Linux CLK ID (40) */
  1258. +#define CK_INFRA_66M_TRNG (87 - GATE_OFFSET) /* Linux CLK ID (41) */
  1259. +#define CK_INFRA_26M_THERM_SYSTEM (88 - GATE_OFFSET) /* Linux CLK ID (42) */
  1260. +#define CK_INFRA_I2C_BCK (89 - GATE_OFFSET) /* Linux CLK ID (43) */
  1261. +#define CK_INFRA_66M_UART0_PCK (90 - GATE_OFFSET) /* Linux CLK ID (44) */
  1262. +#define CK_INFRA_66M_UART1_PCK (91 - GATE_OFFSET) /* Linux CLK ID (45) */
  1263. +#define CK_INFRA_66M_UART2_PCK (92 - GATE_OFFSET) /* Linux CLK ID (46) */
  1264. +#define CK_INFRA_52M_UART0_CK (93 - GATE_OFFSET) /* Linux CLK ID (47) */
  1265. +#define CK_INFRA_52M_UART1_CK (94 - GATE_OFFSET) /* Linux CLK ID (48) */
  1266. +#define CK_INFRA_52M_UART2_CK (95 - GATE_OFFSET) /* Linux CLK ID (49) */
  1267. +#define CK_INFRA_NFI (96 - GATE_OFFSET) /* Linux CLK ID (50) */
  1268. +#define CK_INFRA_SPINFI (97 - GATE_OFFSET) /* Linux CLK ID (51) */
  1269. +#define CK_INFRA_66M_NFI_HCK (98 - GATE_OFFSET) /* Linux CLK ID (52) */
  1270. +#define CK_INFRA_104M_SPI0 (99 - GATE_OFFSET) /* Linux CLK ID (53) */
  1271. +#define CK_INFRA_104M_SPI1 (100 - GATE_OFFSET) /* Linux CLK ID (54) */
  1272. +#define CK_INFRA_104M_SPI2_BCK (101 - GATE_OFFSET) /* Linux CLK ID (55) */
  1273. +#define CK_INFRA_66M_SPI0_HCK (102 - GATE_OFFSET) /* Linux CLK ID (56) */
  1274. +#define CK_INFRA_66M_SPI1_HCK (103 - GATE_OFFSET) /* Linux CLK ID (57) */
  1275. +#define CK_INFRA_66M_SPI2_HCK (104 - GATE_OFFSET) /* Linux CLK ID (58) */
  1276. +#define CK_INFRA_66M_FLASHIF_AXI (105 - GATE_OFFSET) /* Linux CLK ID (59) */
  1277. +#define CK_INFRA_RTC (106 - GATE_OFFSET) /* Linux CLK ID (60) */
  1278. +#define CK_INFRA_26M_ADC_BCK (107 - GATE_OFFSET) /* Linux CLK ID (61) */
  1279. +#define CK_INFRA_RC_ADC (108 - GATE_OFFSET) /* Linux CLK ID (62) */
  1280. +#define CK_INFRA_MSDC400 (109 - GATE_OFFSET) /* Linux CLK ID (63) */
  1281. +#define CK_INFRA_MSDC2_HCK (110 - GATE_OFFSET) /* Linux CLK ID (64) */
  1282. +#define CK_INFRA_133M_MSDC_0_HCK (111 - GATE_OFFSET) /* Linux CLK ID (65) */
  1283. +#define CK_INFRA_66M_MSDC_0_HCK (112 - GATE_OFFSET) /* Linux CLK ID (66) */
  1284. +#define CK_INFRA_133M_CPUM_BCK (113 - GATE_OFFSET) /* Linux CLK ID (67) */
  1285. +#define CK_INFRA_BIST2FPC (114 - GATE_OFFSET) /* Linux CLK ID (68) */
  1286. +#define CK_INFRA_I2C_X16W_MCK_CK_P1 (115 - GATE_OFFSET) /* Linux CLK ID (69) */
  1287. +#define CK_INFRA_I2C_X16W_PCK_CK_P1 (116 - GATE_OFFSET) /* Linux CLK ID (70) */
  1288. +#define CK_INFRA_133M_USB_HCK (117 - GATE_OFFSET) /* Linux CLK ID (71) */
  1289. +#define CK_INFRA_133M_USB_HCK_CK_P1 (118 - GATE_OFFSET) /* Linux CLK ID (72) */
  1290. +#define CK_INFRA_66M_USB_HCK (119 - GATE_OFFSET) /* Linux CLK ID (73) */
  1291. +#define CK_INFRA_66M_USB_HCK_CK_P1 (120 - GATE_OFFSET) /* Linux CLK ID (74) */
  1292. +#define CK_INFRA_USB_SYS (121 - GATE_OFFSET) /* Linux CLK ID (75) */
  1293. +#define CK_INFRA_USB_SYS_CK_P1 (122 - GATE_OFFSET) /* Linux CLK ID (76) */
  1294. +#define CK_INFRA_USB_REF (123 - GATE_OFFSET) /* Linux CLK ID (77) */
  1295. +#define CK_INFRA_USB_CK_P1 (124 - GATE_OFFSET) /* Linux CLK ID (78) */
  1296. +#define CK_INFRA_USB_FRMCNT (125 - GATE_OFFSET) /* Linux CLK ID (79) */
  1297. +#define CK_INFRA_USB_FRMCNT_CK_P1 (126 - GATE_OFFSET) /* Linux CLK ID (80) */
  1298. +#define CK_INFRA_USB_PIPE (127 - GATE_OFFSET) /* Linux CLK ID (81) */
  1299. +#define CK_INFRA_USB_PIPE_CK_P1 (128 - GATE_OFFSET) /* Linux CLK ID (82) */
  1300. +#define CK_INFRA_USB_UTMI (129 - GATE_OFFSET) /* Linux CLK ID (83) */
  1301. +#define CK_INFRA_USB_UTMI_CK_P1 (130 - GATE_OFFSET) /* Linux CLK ID (84) */
  1302. +#define CK_INFRA_USB_XHCI (131 - GATE_OFFSET) /* Linux CLK ID (85) */
  1303. +#define CK_INFRA_USB_XHCI_CK_P1 (132 - GATE_OFFSET) /* Linux CLK ID (86) */
  1304. +#define CK_INFRA_PCIE_GFMUX_TL_P0 (133 - GATE_OFFSET) /* Linux CLK ID (87) */
  1305. +#define CK_INFRA_PCIE_GFMUX_TL_P1 (134 - GATE_OFFSET) /* Linux CLK ID (88) */
  1306. +#define CK_INFRA_PCIE_GFMUX_TL_P2 (135 - GATE_OFFSET) /* Linux CLK ID (89) */
  1307. +#define CK_INFRA_PCIE_GFMUX_TL_P3 (136 - GATE_OFFSET) /* Linux CLK ID (90) */
  1308. +#define CK_INFRA_PCIE_PIPE_P0 (137 - GATE_OFFSET) /* Linux CLK ID (91) */
  1309. +#define CK_INFRA_PCIE_PIPE_P1 (138 - GATE_OFFSET) /* Linux CLK ID (92) */
  1310. +#define CK_INFRA_PCIE_PIPE_P2 (139 - GATE_OFFSET) /* Linux CLK ID (93) */
  1311. +#define CK_INFRA_PCIE_PIPE_P3 (140 - GATE_OFFSET) /* Linux CLK ID (94) */
  1312. +#define CK_INFRA_133M_PCIE_CK_P0 (141 - GATE_OFFSET) /* Linux CLK ID (95) */
  1313. +#define CK_INFRA_133M_PCIE_CK_P1 (142 - GATE_OFFSET) /* Linux CLK ID (96) */
  1314. +#define CK_INFRA_133M_PCIE_CK_P2 (143 - GATE_OFFSET) /* Linux CLK ID (97) */
  1315. +#define CK_INFRA_133M_PCIE_CK_P3 (144 - GATE_OFFSET) /* Linux CLK ID (98) */
  1316. +#define CK_INFRA_PCIE_PERI_26M_CK_P0 (145 - GATE_OFFSET) /* Linux CLK ID (99) */
  1317. +#define CK_INFRA_PCIE_PERI_26M_CK_P1 \
  1318. + (146 - GATE_OFFSET) /* Linux CLK ID (100) */
  1319. +#define CK_INFRA_PCIE_PERI_26M_CK_P2 \
  1320. + (147 - GATE_OFFSET) /* Linux CLK ID (101) */
  1321. +#define CK_INFRA_PCIE_PERI_26M_CK_P3 \
  1322. + (148 - GATE_OFFSET) /* Linux CLK ID (102) */
  1323. +
  1324. +/* TOPCKGEN */
  1325. +/* mtk_fixed_factor */
  1326. +#define CK_TOP_CB_CKSQ_40M 0 /* Linux CLK ID (74) */
  1327. +#define CK_TOP_CB_M_416M 1 /* Linux CLK ID (75) */
  1328. +#define CK_TOP_CB_M_D2 2 /* Linux CLK ID (76) */
  1329. +#define CK_TOP_M_D3_D2 3 /* Linux CLK ID (77) */
  1330. +#define CK_TOP_CB_M_D4 4 /* Linux CLK ID (78) */
  1331. +#define CK_TOP_CB_M_D8 5 /* Linux CLK ID (79) */
  1332. +#define CK_TOP_M_D8_D2 6 /* Linux CLK ID (80) */
  1333. +#define CK_TOP_CB_MM_720M 7 /* Linux CLK ID (81) */
  1334. +#define CK_TOP_CB_MM_D2 8 /* Linux CLK ID (82) */
  1335. +#define CK_TOP_CB_MM_D3_D5 9 /* Linux CLK ID (83) */
  1336. +#define CK_TOP_CB_MM_D4 10 /* Linux CLK ID (84) */
  1337. +#define CK_TOP_MM_D6_D2 11 /* Linux CLK ID (85) */
  1338. +#define CK_TOP_CB_MM_D8 12 /* Linux CLK ID (86) */
  1339. +#define CK_TOP_CB_APLL2_196M 13 /* Linux CLK ID (87) */
  1340. +#define CK_TOP_CB_APLL2_D4 14 /* Linux CLK ID (88) */
  1341. +#define CK_TOP_CB_NET1_D4 15 /* Linux CLK ID (89) */
  1342. +#define CK_TOP_CB_NET1_D5 16 /* Linux CLK ID (90) */
  1343. +#define CK_TOP_NET1_D5_D2 17 /* Linux CLK ID (91) */
  1344. +#define CK_TOP_NET1_D5_D4 18 /* Linux CLK ID (92) */
  1345. +#define CK_TOP_CB_NET1_D8 19 /* Linux CLK ID (93) */
  1346. +#define CK_TOP_NET1_D8_D2 20 /* Linux CLK ID (94) */
  1347. +#define CK_TOP_NET1_D8_D4 21 /* Linux CLK ID (95) */
  1348. +#define CK_TOP_NET1_D8_D8 22 /* Linux CLK ID (96) */
  1349. +#define CK_TOP_NET1_D8_D16 23 /* Linux CLK ID (97) */
  1350. +#define CK_TOP_CB_NET2_800M 24 /* Linux CLK ID (98) */
  1351. +#define CK_TOP_CB_NET2_D2 25 /* Linux CLK ID (99) */
  1352. +#define CK_TOP_CB_NET2_D4 26 /* Linux CLK ID (100) */
  1353. +#define CK_TOP_NET2_D4_D4 27 /* Linux CLK ID (101) */
  1354. +#define CK_TOP_NET2_D4_D8 28 /* Linux CLK ID (102) */
  1355. +#define CK_TOP_CB_NET2_D6 29 /* Linux CLK ID (103) */
  1356. +#define CK_TOP_CB_NET2_D8 30 /* Linux CLK ID (104) */
  1357. +#define CK_TOP_CB_WEDMCU_208M 31 /* Linux CLK ID (105) */
  1358. +#define CK_TOP_CB_SGM_325M 32 /* Linux CLK ID (106) */
  1359. +#define CK_TOP_CB_NETSYS_850M 33 /* Linux CLK ID (107) */
  1360. +#define CK_TOP_CB_MSDC_400M 34 /* Linux CLK ID (108) */
  1361. +#define CK_TOP_CKSQ_40M_D2 35 /* Linux CLK ID (109) */
  1362. +#define CK_TOP_CB_RTC_32K 36 /* Linux CLK ID (110) */
  1363. +#define CK_TOP_CB_RTC_32P7K 37 /* Linux CLK ID (111) */
  1364. +#define CK_TOP_INFRA_F32K 38 /* Linux CLK ID (112) */
  1365. +#define CK_TOP_CKSQ_SRC 39 /* Linux CLK ID (113) */
  1366. +#define CK_TOP_NETSYS_2X 40 /* Linux CLK ID (114) */
  1367. +#define CK_TOP_NETSYS_GSW 41 /* Linux CLK ID (115) */
  1368. +#define CK_TOP_NETSYS_WED_MCU 42 /* Linux CLK ID (116) */
  1369. +#define CK_TOP_EIP197 43 /* Linux CLK ID (117) */
  1370. +#define CK_TOP_EMMC_250M 44 /* Linux CLK ID (118) */
  1371. +#define CK_TOP_EMMC_400M 45 /* Linux CLK ID (119) */
  1372. +#define CK_TOP_SPI 46 /* Linux CLK ID (120) */
  1373. +#define CK_TOP_SPIM_MST 47 /* Linux CLK ID (121) */
  1374. +#define CK_TOP_NFI1X 48 /* Linux CLK ID (122) */
  1375. +#define CK_TOP_SPINFI_BCK 49 /* Linux CLK ID (123) */
  1376. +#define CK_TOP_I2C_BCK 50 /* Linux CLK ID (124) */
  1377. +#define CK_TOP_USB_SYS 51 /* Linux CLK ID (125) */
  1378. +#define CK_TOP_USB_SYS_P1 52 /* Linux CLK ID (126) */
  1379. +#define CK_TOP_USB_XHCI 53 /* Linux CLK ID (127) */
  1380. +#define CK_TOP_USB_XHCI_P1 54 /* Linux CLK ID (128) */
  1381. +#define CK_TOP_USB_FRMCNT 55 /* Linux CLK ID (129) */
  1382. +#define CK_TOP_USB_FRMCNT_P1 56 /* Linux CLK ID (130) */
  1383. +#define CK_TOP_AUD 57 /* Linux CLK ID (131) */
  1384. +#define CK_TOP_A1SYS 58 /* Linux CLK ID (132) */
  1385. +#define CK_TOP_AUD_L 59 /* Linux CLK ID (133) */
  1386. +#define CK_TOP_A_TUNER 60 /* Linux CLK ID (134) */
  1387. +#define CK_TOP_SYSAXI 61 /* Linux CLK ID (135) */
  1388. +#define CK_TOP_INFRA_F26M 62 /* Linux CLK ID (136) */
  1389. +#define CK_TOP_USB_REF 63 /* Linux CLK ID (137) */
  1390. +#define CK_TOP_USB_CK_P1 64 /* Linux CLK ID (138) */
  1391. +/* mtk_mux */
  1392. +#define CK_TOP_NETSYS_SEL 65 /* Linux CLK ID (0) */
  1393. +#define CK_TOP_NETSYS_500M_SEL 66 /* Linux CLK ID (1) */
  1394. +#define CK_TOP_NETSYS_2X_SEL 67 /* Linux CLK ID (2) */
  1395. +#define CK_TOP_NETSYS_GSW_SEL 68 /* Linux CLK ID (3) */
  1396. +#define CK_TOP_ETH_GMII_SEL 69 /* Linux CLK ID (4) */
  1397. +#define CK_TOP_NETSYS_MCU_SEL 70 /* Linux CLK ID (5) */
  1398. +#define CK_TOP_NETSYS_PAO_2X_SEL 71 /* Linux CLK ID (6) */
  1399. +#define CK_TOP_EIP197_SEL 72 /* Linux CLK ID (7) */
  1400. +#define CK_TOP_AXI_INFRA_SEL 73 /* Linux CLK ID (8) */
  1401. +#define CK_TOP_UART_SEL 74 /* Linux CLK ID (9) */
  1402. +#define CK_TOP_EMMC_250M_SEL 75 /* Linux CLK ID (10) */
  1403. +#define CK_TOP_EMMC_400M_SEL 76 /* Linux CLK ID (11) */
  1404. +#define CK_TOP_SPI_SEL 77 /* Linux CLK ID (12) */
  1405. +#define CK_TOP_SPIM_MST_SEL 78 /* Linux CLK ID (13) */
  1406. +#define CK_TOP_NFI1X_SEL 79 /* Linux CLK ID (14) */
  1407. +#define CK_TOP_SPINFI_SEL 80 /* Linux CLK ID (15) */
  1408. +#define CK_TOP_PWM_SEL 81 /* Linux CLK ID (16) */
  1409. +#define CK_TOP_I2C_SEL 82 /* Linux CLK ID (17) */
  1410. +#define CK_TOP_PCIE_MBIST_250M_SEL 83 /* Linux CLK ID (18) */
  1411. +#define CK_TOP_PEXTP_TL_SEL 84 /* Linux CLK ID (19) */
  1412. +#define CK_TOP_PEXTP_TL_P1_SEL 85 /* Linux CLK ID (20) */
  1413. +#define CK_TOP_PEXTP_TL_P2_SEL 86 /* Linux CLK ID (21) */
  1414. +#define CK_TOP_PEXTP_TL_P3_SEL 87 /* Linux CLK ID (22) */
  1415. +#define CK_TOP_USB_SYS_SEL 88 /* Linux CLK ID (23) */
  1416. +#define CK_TOP_USB_SYS_P1_SEL 89 /* Linux CLK ID (24) */
  1417. +#define CK_TOP_USB_XHCI_SEL 90 /* Linux CLK ID (25) */
  1418. +#define CK_TOP_USB_XHCI_P1_SEL 91 /* Linux CLK ID (26) */
  1419. +#define CK_TOP_USB_FRMCNT_SEL 92 /* Linux CLK ID (27) */
  1420. +#define CK_TOP_USB_FRMCNT_P1_SEL 93 /* Linux CLK ID (28) */
  1421. +#define CK_TOP_AUD_SEL 94 /* Linux CLK ID (29) */
  1422. +#define CK_TOP_A1SYS_SEL 95 /* Linux CLK ID (30) */
  1423. +#define CK_TOP_AUD_L_SEL 96 /* Linux CLK ID (31) */
  1424. +#define CK_TOP_A_TUNER_SEL 97 /* Linux CLK ID (32) */
  1425. +#define CK_TOP_SSPXTP_SEL 98 /* Linux CLK ID (33) */
  1426. +#define CK_TOP_USB_PHY_SEL 99 /* Linux CLK ID (34) */
  1427. +#define CK_TOP_USXGMII_SBUS_0_SEL 100 /* Linux CLK ID (35) */
  1428. +#define CK_TOP_USXGMII_SBUS_1_SEL 101 /* Linux CLK ID (36) */
  1429. +#define CK_TOP_SGM_0_SEL 102 /* Linux CLK ID (37) */
  1430. +#define CK_TOP_SGM_SBUS_0_SEL 103 /* Linux CLK ID (38) */
  1431. +#define CK_TOP_SGM_1_SEL 104 /* Linux CLK ID (39) */
  1432. +#define CK_TOP_SGM_SBUS_1_SEL 105 /* Linux CLK ID (40) */
  1433. +#define CK_TOP_XFI_PHY_0_XTAL_SEL 106 /* Linux CLK ID (41) */
  1434. +#define CK_TOP_XFI_PHY_1_XTAL_SEL 107 /* Linux CLK ID (42) */
  1435. +#define CK_TOP_SYSAXI_SEL 108 /* Linux CLK ID (43) */
  1436. +#define CK_TOP_SYSAPB_SEL 109 /* Linux CLK ID (44) */
  1437. +#define CK_TOP_ETH_REFCK_50M_SEL 110 /* Linux CLK ID (45) */
  1438. +#define CK_TOP_ETH_SYS_200M_SEL 111 /* Linux CLK ID (46) */
  1439. +#define CK_TOP_ETH_SYS_SEL 112 /* Linux CLK ID (47) */
  1440. +#define CK_TOP_ETH_XGMII_SEL 113 /* Linux CLK ID (48) */
  1441. +#define CK_TOP_BUS_TOPS_SEL 114 /* Linux CLK ID (49) */
  1442. +#define CK_TOP_NPU_TOPS_SEL 115 /* Linux CLK ID (50) */
  1443. +#define CK_TOP_DRAMC_SEL 116 /* Linux CLK ID (51) */
  1444. +#define CK_TOP_DRAMC_MD32_SEL 117 /* Linux CLK ID (52) */
  1445. +#define CK_TOP_INFRA_F26M_SEL 118 /* Linux CLK ID (53) */
  1446. +#define CK_TOP_PEXTP_P0_SEL 119 /* Linux CLK ID (54) */
  1447. +#define CK_TOP_PEXTP_P1_SEL 120 /* Linux CLK ID (55) */
  1448. +#define CK_TOP_PEXTP_P2_SEL 121 /* Linux CLK ID (56) */
  1449. +#define CK_TOP_PEXTP_P3_SEL 122 /* Linux CLK ID (57) */
  1450. +#define CK_TOP_DA_XTP_GLB_P0_SEL 123 /* Linux CLK ID (58) */
  1451. +#define CK_TOP_DA_XTP_GLB_P1_SEL 124 /* Linux CLK ID (59) */
  1452. +#define CK_TOP_DA_XTP_GLB_P2_SEL 125 /* Linux CLK ID (60) */
  1453. +#define CK_TOP_DA_XTP_GLB_P3_SEL 126 /* Linux CLK ID (61) */
  1454. +#define CK_TOP_CKM_SEL 127 /* Linux CLK ID (62) */
  1455. +#define CK_TOP_DA_SELM_XTAL_SEL 128 /* Linux CLK ID (63) */
  1456. +#define CK_TOP_PEXTP_SEL 129 /* Linux CLK ID (64) */
  1457. +#define CK_TOP_TOPS_P2_26M_SEL 130 /* Linux CLK ID (65) */
  1458. +#define CK_TOP_MCUSYS_BACKUP_625M_SEL 131 /* Linux CLK ID (66) */
  1459. +#define CK_TOP_NETSYS_SYNC_250M_SEL 132 /* Linux CLK ID (67) */
  1460. +#define CK_TOP_MACSEC_SEL 133 /* Linux CLK ID (68) */
  1461. +#define CK_TOP_NETSYS_TOPS_400M_SEL 134 /* Linux CLK ID (69) */
  1462. +#define CK_TOP_NETSYS_PPEFB_250M_SEL 135 /* Linux CLK ID (70) */
  1463. +#define CK_TOP_NETSYS_WARP_SEL 136 /* Linux CLK ID (71) */
  1464. +#define CK_TOP_ETH_MII_SEL 137 /* Linux CLK ID (72) */
  1465. +#define CK_TOP_CK_NPU_SEL_CM_TOPS_SEL 138 /* Linux CLK ID (73) */
  1466. +
  1467. +/* APMIXEDSYS */
  1468. +/* mtk_pll_data */
  1469. +#define CK_APMIXED_NETSYSPLL 0
  1470. +#define CK_APMIXED_MPLL 1
  1471. +#define CK_APMIXED_MMPLL 2
  1472. +#define CK_APMIXED_APLL2 3
  1473. +#define CK_APMIXED_NET1PLL 4
  1474. +#define CK_APMIXED_NET2PLL 5
  1475. +#define CK_APMIXED_WEDMCUPLL 6
  1476. +#define CK_APMIXED_SGMPLL 7
  1477. +#define CK_APMIXED_ARM_B 8
  1478. +#define CK_APMIXED_CCIPLL2_B 9
  1479. +#define CK_APMIXED_USXGMIIPLL 10
  1480. +#define CK_APMIXED_MSDCPLL 11
  1481. +
  1482. +/* ETHSYS ETH DMA */
  1483. +/* mtk_gate */
  1484. +#define CK_ETHDMA_FE_EN 0
  1485. +
  1486. +/* SGMIISYS_0 */
  1487. +/* mtk_gate */
  1488. +#define CK_SGM0_TX_EN 0
  1489. +#define CK_SGM0_RX_EN 1
  1490. +
  1491. +/* SGMIISYS_1 */
  1492. +/* mtk_gate */
  1493. +#define CK_SGM1_TX_EN 0
  1494. +#define CK_SGM1_RX_EN 1
  1495. +
  1496. +/* ETHWARP */
  1497. +/* mtk_gate */
  1498. +#define CK_ETHWARP_WOCPU2_EN 0
  1499. +#define CK_ETHWARP_WOCPU1_EN 1
  1500. +#define CK_ETHWARP_WOCPU0_EN 2
  1501. +
  1502. +#endif /* _DT_BINDINGS_CLK_MT7988_H */