0138-rtc-mediatek-add-driver-for-RTC-on-MT7622-SoC.patch 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. From 4cf0b74c175cb5cb751e449223c0baafc2f98499 Mon Sep 17 00:00:00 2001
  2. From: Sean Wang <[email protected]>
  3. Date: Mon, 23 Oct 2017 15:16:45 +0800
  4. Subject: [PATCH 138/224] rtc: mediatek: add driver for RTC on MT7622 SoC
  5. This patch introduces the driver for the RTC on MT7622 SoC.
  6. Signed-off-by: Sean Wang <[email protected]>
  7. Reviewed-by: Yingjoe Chen <[email protected]>
  8. Signed-off-by: Alexandre Belloni <[email protected]>
  9. ---
  10. drivers/rtc/Kconfig | 10 ++
  11. drivers/rtc/Makefile | 1 +
  12. drivers/rtc/rtc-mt7622.c | 422 +++++++++++++++++++++++++++++++++++++++++++++++
  13. 3 files changed, 433 insertions(+)
  14. create mode 100644 drivers/rtc/rtc-mt7622.c
  15. --- a/drivers/rtc/Kconfig
  16. +++ b/drivers/rtc/Kconfig
  17. @@ -1715,6 +1715,16 @@ config RTC_DRV_MT6397
  18. If you want to use Mediatek(R) RTC interface, select Y or M here.
  19. +config RTC_DRV_MT7622
  20. + tristate "MediaTek SoC based RTC"
  21. + depends on ARCH_MEDIATEK || COMPILE_TEST
  22. + help
  23. + This enables support for the real time clock built in the MediaTek
  24. + SoCs.
  25. +
  26. + This drive can also be built as a module. If so, the module
  27. + will be called rtc-mt7622.
  28. +
  29. config RTC_DRV_XGENE
  30. tristate "APM X-Gene RTC"
  31. depends on HAS_IOMEM
  32. --- a/drivers/rtc/Makefile
  33. +++ b/drivers/rtc/Makefile
  34. @@ -103,6 +103,7 @@ obj-$(CONFIG_RTC_DRV_MPC5121) += rtc-mpc
  35. obj-$(CONFIG_RTC_DRV_VRTC) += rtc-mrst.o
  36. obj-$(CONFIG_RTC_DRV_MSM6242) += rtc-msm6242.o
  37. obj-$(CONFIG_RTC_DRV_MT6397) += rtc-mt6397.o
  38. +obj-$(CONFIG_RTC_DRV_MT7622) += rtc-mt7622.o
  39. obj-$(CONFIG_RTC_DRV_MV) += rtc-mv.o
  40. obj-$(CONFIG_RTC_DRV_MXC) += rtc-mxc.o
  41. obj-$(CONFIG_RTC_DRV_NUC900) += rtc-nuc900.o
  42. --- /dev/null
  43. +++ b/drivers/rtc/rtc-mt7622.c
  44. @@ -0,0 +1,422 @@
  45. +/*
  46. + * Driver for MediaTek SoC based RTC
  47. + *
  48. + * Copyright (C) 2017 Sean Wang <[email protected]>
  49. + *
  50. + * This program is free software; you can redistribute it and/or
  51. + * modify it under the terms of the GNU General Public License as
  52. + * published by the Free Software Foundation; either version 2 of
  53. + * the License, or (at your option) any later version.
  54. + *
  55. + * This program is distributed in the hope that it will be useful,
  56. + * but WITHOUT ANY WARRANTY; without even the implied warranty of
  57. + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  58. + * GNU General Public License for more details.
  59. + */
  60. +
  61. +#include <linux/clk.h>
  62. +#include <linux/interrupt.h>
  63. +#include <linux/module.h>
  64. +#include <linux/of_address.h>
  65. +#include <linux/of_device.h>
  66. +#include <linux/platform_device.h>
  67. +#include <linux/rtc.h>
  68. +
  69. +#define MTK_RTC_DEV KBUILD_MODNAME
  70. +
  71. +#define MTK_RTC_PWRCHK1 0x4
  72. +#define RTC_PWRCHK1_MAGIC 0xc6
  73. +
  74. +#define MTK_RTC_PWRCHK2 0x8
  75. +#define RTC_PWRCHK2_MAGIC 0x9a
  76. +
  77. +#define MTK_RTC_KEY 0xc
  78. +#define RTC_KEY_MAGIC 0x59
  79. +
  80. +#define MTK_RTC_PROT1 0x10
  81. +#define RTC_PROT1_MAGIC 0xa3
  82. +
  83. +#define MTK_RTC_PROT2 0x14
  84. +#define RTC_PROT2_MAGIC 0x57
  85. +
  86. +#define MTK_RTC_PROT3 0x18
  87. +#define RTC_PROT3_MAGIC 0x67
  88. +
  89. +#define MTK_RTC_PROT4 0x1c
  90. +#define RTC_PROT4_MAGIC 0xd2
  91. +
  92. +#define MTK_RTC_CTL 0x20
  93. +#define RTC_RC_STOP BIT(0)
  94. +
  95. +#define MTK_RTC_DEBNCE 0x2c
  96. +#define RTC_DEBNCE_MASK GENMASK(2, 0)
  97. +
  98. +#define MTK_RTC_INT 0x30
  99. +#define RTC_INT_AL_STA BIT(4)
  100. +
  101. +/*
  102. + * Ranges from 0x40 to 0x78 provide RTC time setup for year, month,
  103. + * day of month, day of week, hour, minute and second.
  104. + */
  105. +#define MTK_RTC_TREG(_t, _f) (0x40 + (0x4 * (_f)) + ((_t) * 0x20))
  106. +
  107. +#define MTK_RTC_AL_CTL 0x7c
  108. +#define RTC_AL_EN BIT(0)
  109. +#define RTC_AL_ALL GENMASK(7, 0)
  110. +
  111. +/*
  112. + * The offset is used in the translation for the year between in struct
  113. + * rtc_time and in hardware register MTK_RTC_TREG(x,MTK_YEA)
  114. + */
  115. +#define MTK_RTC_TM_YR_OFFSET 100
  116. +
  117. +/*
  118. + * The lowest value for the valid tm_year. RTC hardware would take incorrectly
  119. + * tm_year 100 as not a leap year and thus it is also required being excluded
  120. + * from the valid options.
  121. + */
  122. +#define MTK_RTC_TM_YR_L (MTK_RTC_TM_YR_OFFSET + 1)
  123. +
  124. +/*
  125. + * The most year the RTC can hold is 99 and the next to 99 in year register
  126. + * would be wraparound to 0, for MT7622.
  127. + */
  128. +#define MTK_RTC_HW_YR_LIMIT 99
  129. +
  130. +/* The highest value for the valid tm_year */
  131. +#define MTK_RTC_TM_YR_H (MTK_RTC_TM_YR_OFFSET + MTK_RTC_HW_YR_LIMIT)
  132. +
  133. +/* Simple macro helps to check whether the hardware supports the tm_year */
  134. +#define MTK_RTC_TM_YR_VALID(_y) ((_y) >= MTK_RTC_TM_YR_L && \
  135. + (_y) <= MTK_RTC_TM_YR_H)
  136. +
  137. +/* Types of the function the RTC provides are time counter and alarm. */
  138. +enum {
  139. + MTK_TC,
  140. + MTK_AL,
  141. +};
  142. +
  143. +/* Indexes are used for the pointer to relevant registers in MTK_RTC_TREG */
  144. +enum {
  145. + MTK_YEA,
  146. + MTK_MON,
  147. + MTK_DOM,
  148. + MTK_DOW,
  149. + MTK_HOU,
  150. + MTK_MIN,
  151. + MTK_SEC
  152. +};
  153. +
  154. +struct mtk_rtc {
  155. + struct rtc_device *rtc;
  156. + void __iomem *base;
  157. + int irq;
  158. + struct clk *clk;
  159. +};
  160. +
  161. +static void mtk_w32(struct mtk_rtc *rtc, u32 reg, u32 val)
  162. +{
  163. + writel_relaxed(val, rtc->base + reg);
  164. +}
  165. +
  166. +static u32 mtk_r32(struct mtk_rtc *rtc, u32 reg)
  167. +{
  168. + return readl_relaxed(rtc->base + reg);
  169. +}
  170. +
  171. +static void mtk_rmw(struct mtk_rtc *rtc, u32 reg, u32 mask, u32 set)
  172. +{
  173. + u32 val;
  174. +
  175. + val = mtk_r32(rtc, reg);
  176. + val &= ~mask;
  177. + val |= set;
  178. + mtk_w32(rtc, reg, val);
  179. +}
  180. +
  181. +static void mtk_set(struct mtk_rtc *rtc, u32 reg, u32 val)
  182. +{
  183. + mtk_rmw(rtc, reg, 0, val);
  184. +}
  185. +
  186. +static void mtk_clr(struct mtk_rtc *rtc, u32 reg, u32 val)
  187. +{
  188. + mtk_rmw(rtc, reg, val, 0);
  189. +}
  190. +
  191. +static void mtk_rtc_hw_init(struct mtk_rtc *hw)
  192. +{
  193. + /* The setup of the init sequence is for allowing RTC got to work */
  194. + mtk_w32(hw, MTK_RTC_PWRCHK1, RTC_PWRCHK1_MAGIC);
  195. + mtk_w32(hw, MTK_RTC_PWRCHK2, RTC_PWRCHK2_MAGIC);
  196. + mtk_w32(hw, MTK_RTC_KEY, RTC_KEY_MAGIC);
  197. + mtk_w32(hw, MTK_RTC_PROT1, RTC_PROT1_MAGIC);
  198. + mtk_w32(hw, MTK_RTC_PROT2, RTC_PROT2_MAGIC);
  199. + mtk_w32(hw, MTK_RTC_PROT3, RTC_PROT3_MAGIC);
  200. + mtk_w32(hw, MTK_RTC_PROT4, RTC_PROT4_MAGIC);
  201. + mtk_rmw(hw, MTK_RTC_DEBNCE, RTC_DEBNCE_MASK, 0);
  202. + mtk_clr(hw, MTK_RTC_CTL, RTC_RC_STOP);
  203. +}
  204. +
  205. +static void mtk_rtc_get_alarm_or_time(struct mtk_rtc *hw, struct rtc_time *tm,
  206. + int time_alarm)
  207. +{
  208. + u32 year, mon, mday, wday, hour, min, sec;
  209. +
  210. + /*
  211. + * Read again until the field of the second is not changed which
  212. + * ensures all fields in the consistent state. Note that MTK_SEC must
  213. + * be read first. In this way, it guarantees the others remain not
  214. + * changed when the results for two MTK_SEC consecutive reads are same.
  215. + */
  216. + do {
  217. + sec = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_SEC));
  218. + min = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_MIN));
  219. + hour = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_HOU));
  220. + wday = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_DOW));
  221. + mday = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_DOM));
  222. + mon = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_MON));
  223. + year = mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_YEA));
  224. + } while (sec != mtk_r32(hw, MTK_RTC_TREG(time_alarm, MTK_SEC)));
  225. +
  226. + tm->tm_sec = sec;
  227. + tm->tm_min = min;
  228. + tm->tm_hour = hour;
  229. + tm->tm_wday = wday;
  230. + tm->tm_mday = mday;
  231. + tm->tm_mon = mon - 1;
  232. +
  233. + /* Rebase to the absolute year which userspace queries */
  234. + tm->tm_year = year + MTK_RTC_TM_YR_OFFSET;
  235. +}
  236. +
  237. +static void mtk_rtc_set_alarm_or_time(struct mtk_rtc *hw, struct rtc_time *tm,
  238. + int time_alarm)
  239. +{
  240. + u32 year;
  241. +
  242. + /* Rebase to the relative year which RTC hardware requires */
  243. + year = tm->tm_year - MTK_RTC_TM_YR_OFFSET;
  244. +
  245. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_YEA), year);
  246. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_MON), tm->tm_mon + 1);
  247. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_DOW), tm->tm_wday);
  248. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_DOM), tm->tm_mday);
  249. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_HOU), tm->tm_hour);
  250. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_MIN), tm->tm_min);
  251. + mtk_w32(hw, MTK_RTC_TREG(time_alarm, MTK_SEC), tm->tm_sec);
  252. +}
  253. +
  254. +static irqreturn_t mtk_rtc_alarmirq(int irq, void *id)
  255. +{
  256. + struct mtk_rtc *hw = (struct mtk_rtc *)id;
  257. + u32 irq_sta;
  258. +
  259. + irq_sta = mtk_r32(hw, MTK_RTC_INT);
  260. + if (irq_sta & RTC_INT_AL_STA) {
  261. + /* Stop alarm also implicitly disables the alarm interrupt */
  262. + mtk_w32(hw, MTK_RTC_AL_CTL, 0);
  263. + rtc_update_irq(hw->rtc, 1, RTC_IRQF | RTC_AF);
  264. +
  265. + /* Ack alarm interrupt status */
  266. + mtk_w32(hw, MTK_RTC_INT, RTC_INT_AL_STA);
  267. + return IRQ_HANDLED;
  268. + }
  269. +
  270. + return IRQ_NONE;
  271. +}
  272. +
  273. +static int mtk_rtc_gettime(struct device *dev, struct rtc_time *tm)
  274. +{
  275. + struct mtk_rtc *hw = dev_get_drvdata(dev);
  276. +
  277. + mtk_rtc_get_alarm_or_time(hw, tm, MTK_TC);
  278. +
  279. + return rtc_valid_tm(tm);
  280. +}
  281. +
  282. +static int mtk_rtc_settime(struct device *dev, struct rtc_time *tm)
  283. +{
  284. + struct mtk_rtc *hw = dev_get_drvdata(dev);
  285. +
  286. + if (!MTK_RTC_TM_YR_VALID(tm->tm_year))
  287. + return -EINVAL;
  288. +
  289. + /* Stop time counter before setting a new one*/
  290. + mtk_set(hw, MTK_RTC_CTL, RTC_RC_STOP);
  291. +
  292. + mtk_rtc_set_alarm_or_time(hw, tm, MTK_TC);
  293. +
  294. + /* Restart the time counter */
  295. + mtk_clr(hw, MTK_RTC_CTL, RTC_RC_STOP);
  296. +
  297. + return 0;
  298. +}
  299. +
  300. +static int mtk_rtc_getalarm(struct device *dev, struct rtc_wkalrm *wkalrm)
  301. +{
  302. + struct mtk_rtc *hw = dev_get_drvdata(dev);
  303. + struct rtc_time *alrm_tm = &wkalrm->time;
  304. +
  305. + mtk_rtc_get_alarm_or_time(hw, alrm_tm, MTK_AL);
  306. +
  307. + wkalrm->enabled = !!(mtk_r32(hw, MTK_RTC_AL_CTL) & RTC_AL_EN);
  308. + wkalrm->pending = !!(mtk_r32(hw, MTK_RTC_INT) & RTC_INT_AL_STA);
  309. +
  310. + return 0;
  311. +}
  312. +
  313. +static int mtk_rtc_setalarm(struct device *dev, struct rtc_wkalrm *wkalrm)
  314. +{
  315. + struct mtk_rtc *hw = dev_get_drvdata(dev);
  316. + struct rtc_time *alrm_tm = &wkalrm->time;
  317. +
  318. + if (!MTK_RTC_TM_YR_VALID(alrm_tm->tm_year))
  319. + return -EINVAL;
  320. +
  321. + /*
  322. + * Stop the alarm also implicitly including disables interrupt before
  323. + * setting a new one.
  324. + */
  325. + mtk_clr(hw, MTK_RTC_AL_CTL, RTC_AL_EN);
  326. +
  327. + /*
  328. + * Avoid contention between mtk_rtc_setalarm and IRQ handler so that
  329. + * disabling the interrupt and awaiting for pending IRQ handler to
  330. + * complete.
  331. + */
  332. + synchronize_irq(hw->irq);
  333. +
  334. + mtk_rtc_set_alarm_or_time(hw, alrm_tm, MTK_AL);
  335. +
  336. + /* Restart the alarm with the new setup */
  337. + mtk_w32(hw, MTK_RTC_AL_CTL, RTC_AL_ALL);
  338. +
  339. + return 0;
  340. +}
  341. +
  342. +static const struct rtc_class_ops mtk_rtc_ops = {
  343. + .read_time = mtk_rtc_gettime,
  344. + .set_time = mtk_rtc_settime,
  345. + .read_alarm = mtk_rtc_getalarm,
  346. + .set_alarm = mtk_rtc_setalarm,
  347. +};
  348. +
  349. +static const struct of_device_id mtk_rtc_match[] = {
  350. + { .compatible = "mediatek,mt7622-rtc" },
  351. + { .compatible = "mediatek,soc-rtc" },
  352. + {},
  353. +};
  354. +
  355. +static int mtk_rtc_probe(struct platform_device *pdev)
  356. +{
  357. + struct mtk_rtc *hw;
  358. + struct resource *res;
  359. + int ret;
  360. +
  361. + hw = devm_kzalloc(&pdev->dev, sizeof(*hw), GFP_KERNEL);
  362. + if (!hw)
  363. + return -ENOMEM;
  364. +
  365. + platform_set_drvdata(pdev, hw);
  366. +
  367. + res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  368. + hw->base = devm_ioremap_resource(&pdev->dev, res);
  369. + if (IS_ERR(hw->base))
  370. + return PTR_ERR(hw->base);
  371. +
  372. + hw->clk = devm_clk_get(&pdev->dev, "rtc");
  373. + if (IS_ERR(hw->clk)) {
  374. + dev_err(&pdev->dev, "No clock\n");
  375. + return PTR_ERR(hw->clk);
  376. + }
  377. +
  378. + ret = clk_prepare_enable(hw->clk);
  379. + if (ret)
  380. + return ret;
  381. +
  382. + hw->irq = platform_get_irq(pdev, 0);
  383. + if (hw->irq < 0) {
  384. + dev_err(&pdev->dev, "No IRQ resource\n");
  385. + ret = hw->irq;
  386. + goto err;
  387. + }
  388. +
  389. + ret = devm_request_irq(&pdev->dev, hw->irq, mtk_rtc_alarmirq,
  390. + 0, dev_name(&pdev->dev), hw);
  391. + if (ret) {
  392. + dev_err(&pdev->dev, "Can't request IRQ\n");
  393. + goto err;
  394. + }
  395. +
  396. + mtk_rtc_hw_init(hw);
  397. +
  398. + device_init_wakeup(&pdev->dev, true);
  399. +
  400. + hw->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
  401. + &mtk_rtc_ops, THIS_MODULE);
  402. + if (IS_ERR(hw->rtc)) {
  403. + ret = PTR_ERR(hw->rtc);
  404. + dev_err(&pdev->dev, "Unable to register device\n");
  405. + goto err;
  406. + }
  407. +
  408. + return 0;
  409. +err:
  410. + clk_disable_unprepare(hw->clk);
  411. +
  412. + return ret;
  413. +}
  414. +
  415. +static int mtk_rtc_remove(struct platform_device *pdev)
  416. +{
  417. + struct mtk_rtc *hw = platform_get_drvdata(pdev);
  418. +
  419. + clk_disable_unprepare(hw->clk);
  420. +
  421. + return 0;
  422. +}
  423. +
  424. +#ifdef CONFIG_PM_SLEEP
  425. +static int mtk_rtc_suspend(struct device *dev)
  426. +{
  427. + struct mtk_rtc *hw = dev_get_drvdata(dev);
  428. +
  429. + if (device_may_wakeup(dev))
  430. + enable_irq_wake(hw->irq);
  431. +
  432. + return 0;
  433. +}
  434. +
  435. +static int mtk_rtc_resume(struct device *dev)
  436. +{
  437. + struct mtk_rtc *hw = dev_get_drvdata(dev);
  438. +
  439. + if (device_may_wakeup(dev))
  440. + disable_irq_wake(hw->irq);
  441. +
  442. + return 0;
  443. +}
  444. +
  445. +static SIMPLE_DEV_PM_OPS(mtk_rtc_pm_ops, mtk_rtc_suspend, mtk_rtc_resume);
  446. +
  447. +#define MTK_RTC_PM_OPS (&mtk_rtc_pm_ops)
  448. +#else /* CONFIG_PM */
  449. +#define MTK_RTC_PM_OPS NULL
  450. +#endif /* CONFIG_PM */
  451. +
  452. +static struct platform_driver mtk_rtc_driver = {
  453. + .probe = mtk_rtc_probe,
  454. + .remove = mtk_rtc_remove,
  455. + .driver = {
  456. + .name = MTK_RTC_DEV,
  457. + .of_match_table = mtk_rtc_match,
  458. + .pm = MTK_RTC_PM_OPS,
  459. + },
  460. +};
  461. +
  462. +module_platform_driver(mtk_rtc_driver);
  463. +
  464. +MODULE_DESCRIPTION("MediaTek SoC based RTC Driver");
  465. +MODULE_AUTHOR("Sean Wang <[email protected]>");
  466. +MODULE_LICENSE("GPL");