0149-clk-mediatek-add-clocks-dt-bindings-required-header-.patch 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. From ea009d063f7a3d70831788046c7285a4af4ab82d Mon Sep 17 00:00:00 2001
  2. From: Chen Zhong <[email protected]>
  3. Date: Thu, 5 Oct 2017 11:50:25 +0800
  4. Subject: [PATCH 149/224] clk: mediatek: add clocks dt-bindings required header
  5. for MT7622 SoC
  6. Add the required header for the entire clocks dt-bindings exported
  7. from topckgen, apmixedsys, infracfg, pericfg, ethsys, pciesys, ssusbsys
  8. and audsys which could be found on MT7622 SoC.
  9. Signed-off-by: Chen Zhong <[email protected]>
  10. Signed-off-by: Sean Wang <[email protected]>
  11. Signed-off-by: Stephen Boyd <[email protected]>
  12. ---
  13. include/dt-bindings/clock/mt7622-clk.h | 289 +++++++++++++++++++++++++++++++++
  14. 1 file changed, 289 insertions(+)
  15. create mode 100644 include/dt-bindings/clock/mt7622-clk.h
  16. --- /dev/null
  17. +++ b/include/dt-bindings/clock/mt7622-clk.h
  18. @@ -0,0 +1,289 @@
  19. +/*
  20. + * Copyright (c) 2017 MediaTek Inc.
  21. + * Author: Chen Zhong <[email protected]>
  22. + *
  23. + * This program is free software; you can redistribute it and/or modify
  24. + * it under the terms of the GNU General Public License version 2 as
  25. + * published by the Free Software Foundation.
  26. + *
  27. + * This program is distributed in the hope that it will be useful,
  28. + * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. + * GNU General Public License for more details.
  31. + */
  32. +
  33. +#ifndef _DT_BINDINGS_CLK_MT7622_H
  34. +#define _DT_BINDINGS_CLK_MT7622_H
  35. +
  36. +/* TOPCKGEN */
  37. +
  38. +#define CLK_TOP_TO_U2_PHY 0
  39. +#define CLK_TOP_TO_U2_PHY_1P 1
  40. +#define CLK_TOP_PCIE0_PIPE_EN 2
  41. +#define CLK_TOP_PCIE1_PIPE_EN 3
  42. +#define CLK_TOP_SSUSB_TX250M 4
  43. +#define CLK_TOP_SSUSB_EQ_RX250M 5
  44. +#define CLK_TOP_SSUSB_CDR_REF 6
  45. +#define CLK_TOP_SSUSB_CDR_FB 7
  46. +#define CLK_TOP_SATA_ASIC 8
  47. +#define CLK_TOP_SATA_RBC 9
  48. +#define CLK_TOP_TO_USB3_SYS 10
  49. +#define CLK_TOP_P1_1MHZ 11
  50. +#define CLK_TOP_4MHZ 12
  51. +#define CLK_TOP_P0_1MHZ 13
  52. +#define CLK_TOP_TXCLK_SRC_PRE 14
  53. +#define CLK_TOP_RTC 15
  54. +#define CLK_TOP_MEMPLL 16
  55. +#define CLK_TOP_DMPLL 17
  56. +#define CLK_TOP_SYSPLL_D2 18
  57. +#define CLK_TOP_SYSPLL1_D2 19
  58. +#define CLK_TOP_SYSPLL1_D4 20
  59. +#define CLK_TOP_SYSPLL1_D8 21
  60. +#define CLK_TOP_SYSPLL2_D4 22
  61. +#define CLK_TOP_SYSPLL2_D8 23
  62. +#define CLK_TOP_SYSPLL_D5 24
  63. +#define CLK_TOP_SYSPLL3_D2 25
  64. +#define CLK_TOP_SYSPLL3_D4 26
  65. +#define CLK_TOP_SYSPLL4_D2 27
  66. +#define CLK_TOP_SYSPLL4_D4 28
  67. +#define CLK_TOP_SYSPLL4_D16 29
  68. +#define CLK_TOP_UNIVPLL 30
  69. +#define CLK_TOP_UNIVPLL_D2 31
  70. +#define CLK_TOP_UNIVPLL1_D2 32
  71. +#define CLK_TOP_UNIVPLL1_D4 33
  72. +#define CLK_TOP_UNIVPLL1_D8 34
  73. +#define CLK_TOP_UNIVPLL1_D16 35
  74. +#define CLK_TOP_UNIVPLL2_D2 36
  75. +#define CLK_TOP_UNIVPLL2_D4 37
  76. +#define CLK_TOP_UNIVPLL2_D8 38
  77. +#define CLK_TOP_UNIVPLL2_D16 39
  78. +#define CLK_TOP_UNIVPLL_D5 40
  79. +#define CLK_TOP_UNIVPLL3_D2 41
  80. +#define CLK_TOP_UNIVPLL3_D4 42
  81. +#define CLK_TOP_UNIVPLL3_D16 43
  82. +#define CLK_TOP_UNIVPLL_D7 44
  83. +#define CLK_TOP_UNIVPLL_D80_D4 45
  84. +#define CLK_TOP_UNIV48M 46
  85. +#define CLK_TOP_SGMIIPLL 47
  86. +#define CLK_TOP_SGMIIPLL_D2 48
  87. +#define CLK_TOP_AUD1PLL 49
  88. +#define CLK_TOP_AUD2PLL 50
  89. +#define CLK_TOP_AUD_I2S2_MCK 51
  90. +#define CLK_TOP_TO_USB3_REF 52
  91. +#define CLK_TOP_PCIE1_MAC_EN 53
  92. +#define CLK_TOP_PCIE0_MAC_EN 54
  93. +#define CLK_TOP_ETH_500M 55
  94. +#define CLK_TOP_AXI_SEL 56
  95. +#define CLK_TOP_MEM_SEL 57
  96. +#define CLK_TOP_DDRPHYCFG_SEL 58
  97. +#define CLK_TOP_ETH_SEL 59
  98. +#define CLK_TOP_PWM_SEL 60
  99. +#define CLK_TOP_F10M_REF_SEL 61
  100. +#define CLK_TOP_NFI_INFRA_SEL 62
  101. +#define CLK_TOP_FLASH_SEL 63
  102. +#define CLK_TOP_UART_SEL 64
  103. +#define CLK_TOP_SPI0_SEL 65
  104. +#define CLK_TOP_SPI1_SEL 66
  105. +#define CLK_TOP_MSDC50_0_SEL 67
  106. +#define CLK_TOP_MSDC30_0_SEL 68
  107. +#define CLK_TOP_MSDC30_1_SEL 69
  108. +#define CLK_TOP_A1SYS_HP_SEL 70
  109. +#define CLK_TOP_A2SYS_HP_SEL 71
  110. +#define CLK_TOP_INTDIR_SEL 72
  111. +#define CLK_TOP_AUD_INTBUS_SEL 73
  112. +#define CLK_TOP_PMICSPI_SEL 74
  113. +#define CLK_TOP_SCP_SEL 75
  114. +#define CLK_TOP_ATB_SEL 76
  115. +#define CLK_TOP_HIF_SEL 77
  116. +#define CLK_TOP_AUDIO_SEL 78
  117. +#define CLK_TOP_U2_SEL 79
  118. +#define CLK_TOP_AUD1_SEL 80
  119. +#define CLK_TOP_AUD2_SEL 81
  120. +#define CLK_TOP_IRRX_SEL 82
  121. +#define CLK_TOP_IRTX_SEL 83
  122. +#define CLK_TOP_ASM_L_SEL 84
  123. +#define CLK_TOP_ASM_M_SEL 85
  124. +#define CLK_TOP_ASM_H_SEL 86
  125. +#define CLK_TOP_APLL1_SEL 87
  126. +#define CLK_TOP_APLL2_SEL 88
  127. +#define CLK_TOP_I2S0_MCK_SEL 89
  128. +#define CLK_TOP_I2S1_MCK_SEL 90
  129. +#define CLK_TOP_I2S2_MCK_SEL 91
  130. +#define CLK_TOP_I2S3_MCK_SEL 92
  131. +#define CLK_TOP_APLL1_DIV 93
  132. +#define CLK_TOP_APLL2_DIV 94
  133. +#define CLK_TOP_I2S0_MCK_DIV 95
  134. +#define CLK_TOP_I2S1_MCK_DIV 96
  135. +#define CLK_TOP_I2S2_MCK_DIV 97
  136. +#define CLK_TOP_I2S3_MCK_DIV 98
  137. +#define CLK_TOP_A1SYS_HP_DIV 99
  138. +#define CLK_TOP_A2SYS_HP_DIV 100
  139. +#define CLK_TOP_APLL1_DIV_PD 101
  140. +#define CLK_TOP_APLL2_DIV_PD 102
  141. +#define CLK_TOP_I2S0_MCK_DIV_PD 103
  142. +#define CLK_TOP_I2S1_MCK_DIV_PD 104
  143. +#define CLK_TOP_I2S2_MCK_DIV_PD 105
  144. +#define CLK_TOP_I2S3_MCK_DIV_PD 106
  145. +#define CLK_TOP_A1SYS_HP_DIV_PD 107
  146. +#define CLK_TOP_A2SYS_HP_DIV_PD 108
  147. +#define CLK_TOP_NR_CLK 109
  148. +
  149. +/* INFRACFG */
  150. +
  151. +#define CLK_INFRA_MUX1_SEL 0
  152. +#define CLK_INFRA_DBGCLK_PD 1
  153. +#define CLK_INFRA_AUDIO_PD 2
  154. +#define CLK_INFRA_IRRX_PD 3
  155. +#define CLK_INFRA_APXGPT_PD 4
  156. +#define CLK_INFRA_PMIC_PD 5
  157. +#define CLK_INFRA_TRNG 6
  158. +#define CLK_INFRA_NR_CLK 7
  159. +
  160. +/* PERICFG */
  161. +
  162. +#define CLK_PERIBUS_SEL 0
  163. +#define CLK_PERI_THERM_PD 1
  164. +#define CLK_PERI_PWM1_PD 2
  165. +#define CLK_PERI_PWM2_PD 3
  166. +#define CLK_PERI_PWM3_PD 4
  167. +#define CLK_PERI_PWM4_PD 5
  168. +#define CLK_PERI_PWM5_PD 6
  169. +#define CLK_PERI_PWM6_PD 7
  170. +#define CLK_PERI_PWM7_PD 8
  171. +#define CLK_PERI_PWM_PD 9
  172. +#define CLK_PERI_AP_DMA_PD 10
  173. +#define CLK_PERI_MSDC30_0_PD 11
  174. +#define CLK_PERI_MSDC30_1_PD 12
  175. +#define CLK_PERI_UART0_PD 13
  176. +#define CLK_PERI_UART1_PD 14
  177. +#define CLK_PERI_UART2_PD 15
  178. +#define CLK_PERI_UART3_PD 16
  179. +#define CLK_PERI_UART4_PD 17
  180. +#define CLK_PERI_BTIF_PD 18
  181. +#define CLK_PERI_I2C0_PD 19
  182. +#define CLK_PERI_I2C1_PD 20
  183. +#define CLK_PERI_I2C2_PD 21
  184. +#define CLK_PERI_SPI1_PD 22
  185. +#define CLK_PERI_AUXADC_PD 23
  186. +#define CLK_PERI_SPI0_PD 24
  187. +#define CLK_PERI_SNFI_PD 25
  188. +#define CLK_PERI_NFI_PD 26
  189. +#define CLK_PERI_NFIECC_PD 27
  190. +#define CLK_PERI_FLASH_PD 28
  191. +#define CLK_PERI_IRTX_PD 29
  192. +#define CLK_PERI_NR_CLK 30
  193. +
  194. +/* APMIXEDSYS */
  195. +
  196. +#define CLK_APMIXED_ARMPLL 0
  197. +#define CLK_APMIXED_MAINPLL 1
  198. +#define CLK_APMIXED_UNIV2PLL 2
  199. +#define CLK_APMIXED_ETH1PLL 3
  200. +#define CLK_APMIXED_ETH2PLL 4
  201. +#define CLK_APMIXED_AUD1PLL 5
  202. +#define CLK_APMIXED_AUD2PLL 6
  203. +#define CLK_APMIXED_TRGPLL 7
  204. +#define CLK_APMIXED_SGMIPLL 8
  205. +#define CLK_APMIXED_MAIN_CORE_EN 9
  206. +#define CLK_APMIXED_NR_CLK 10
  207. +
  208. +/* AUDIOSYS */
  209. +
  210. +#define CLK_AUDIO_AFE 0
  211. +#define CLK_AUDIO_HDMI 1
  212. +#define CLK_AUDIO_SPDF 2
  213. +#define CLK_AUDIO_APLL 3
  214. +#define CLK_AUDIO_I2SIN1 4
  215. +#define CLK_AUDIO_I2SIN2 5
  216. +#define CLK_AUDIO_I2SIN3 6
  217. +#define CLK_AUDIO_I2SIN4 7
  218. +#define CLK_AUDIO_I2SO1 8
  219. +#define CLK_AUDIO_I2SO2 9
  220. +#define CLK_AUDIO_I2SO3 10
  221. +#define CLK_AUDIO_I2SO4 11
  222. +#define CLK_AUDIO_ASRCI1 12
  223. +#define CLK_AUDIO_ASRCI2 13
  224. +#define CLK_AUDIO_ASRCO1 14
  225. +#define CLK_AUDIO_ASRCO2 15
  226. +#define CLK_AUDIO_INTDIR 16
  227. +#define CLK_AUDIO_A1SYS 17
  228. +#define CLK_AUDIO_A2SYS 18
  229. +#define CLK_AUDIO_UL1 19
  230. +#define CLK_AUDIO_UL2 20
  231. +#define CLK_AUDIO_UL3 21
  232. +#define CLK_AUDIO_UL4 22
  233. +#define CLK_AUDIO_UL5 23
  234. +#define CLK_AUDIO_UL6 24
  235. +#define CLK_AUDIO_DL1 25
  236. +#define CLK_AUDIO_DL2 26
  237. +#define CLK_AUDIO_DL3 27
  238. +#define CLK_AUDIO_DL4 28
  239. +#define CLK_AUDIO_DL5 29
  240. +#define CLK_AUDIO_DL6 30
  241. +#define CLK_AUDIO_DLMCH 31
  242. +#define CLK_AUDIO_ARB1 32
  243. +#define CLK_AUDIO_AWB 33
  244. +#define CLK_AUDIO_AWB2 34
  245. +#define CLK_AUDIO_DAI 35
  246. +#define CLK_AUDIO_MOD 36
  247. +#define CLK_AUDIO_ASRCI3 37
  248. +#define CLK_AUDIO_ASRCI4 38
  249. +#define CLK_AUDIO_ASRCO3 39
  250. +#define CLK_AUDIO_ASRCO4 40
  251. +#define CLK_AUDIO_MEM_ASRC1 41
  252. +#define CLK_AUDIO_MEM_ASRC2 42
  253. +#define CLK_AUDIO_MEM_ASRC3 43
  254. +#define CLK_AUDIO_MEM_ASRC4 44
  255. +#define CLK_AUDIO_MEM_ASRC5 45
  256. +#define CLK_AUDIO_NR_CLK 46
  257. +
  258. +/* SSUSBSYS */
  259. +
  260. +#define CLK_SSUSB_U2_PHY_1P_EN 0
  261. +#define CLK_SSUSB_U2_PHY_EN 1
  262. +#define CLK_SSUSB_REF_EN 2
  263. +#define CLK_SSUSB_SYS_EN 3
  264. +#define CLK_SSUSB_MCU_EN 4
  265. +#define CLK_SSUSB_DMA_EN 5
  266. +#define CLK_SSUSB_NR_CLK 6
  267. +
  268. +/* PCIESYS */
  269. +
  270. +#define CLK_PCIE_P1_AUX_EN 0
  271. +#define CLK_PCIE_P1_OBFF_EN 1
  272. +#define CLK_PCIE_P1_AHB_EN 2
  273. +#define CLK_PCIE_P1_AXI_EN 3
  274. +#define CLK_PCIE_P1_MAC_EN 4
  275. +#define CLK_PCIE_P1_PIPE_EN 5
  276. +#define CLK_PCIE_P0_AUX_EN 6
  277. +#define CLK_PCIE_P0_OBFF_EN 7
  278. +#define CLK_PCIE_P0_AHB_EN 8
  279. +#define CLK_PCIE_P0_AXI_EN 9
  280. +#define CLK_PCIE_P0_MAC_EN 10
  281. +#define CLK_PCIE_P0_PIPE_EN 11
  282. +#define CLK_SATA_AHB_EN 12
  283. +#define CLK_SATA_AXI_EN 13
  284. +#define CLK_SATA_ASIC_EN 14
  285. +#define CLK_SATA_RBC_EN 15
  286. +#define CLK_SATA_PM_EN 16
  287. +#define CLK_PCIE_NR_CLK 17
  288. +
  289. +/* ETHSYS */
  290. +
  291. +#define CLK_ETH_HSDMA_EN 0
  292. +#define CLK_ETH_ESW_EN 1
  293. +#define CLK_ETH_GP2_EN 2
  294. +#define CLK_ETH_GP1_EN 3
  295. +#define CLK_ETH_GP0_EN 4
  296. +#define CLK_ETH_NR_CLK 5
  297. +
  298. +/* SGMIISYS */
  299. +
  300. +#define CLK_SGMII_TX250M_EN 0
  301. +#define CLK_SGMII_RX250M_EN 1
  302. +#define CLK_SGMII_CDR_REF 2
  303. +#define CLK_SGMII_CDR_FB 3
  304. +#define CLK_SGMII_NR_CLK 4
  305. +
  306. +#endif /* _DT_BINDINGS_CLK_MT7622_H */
  307. +