2
0

0154-mmc-mediatek-add-async-fifo-and-data-tune-support.patch 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. From 830574225e621809600902b69bbdd563e67ef4eb Mon Sep 17 00:00:00 2001
  2. From: Chaotian Jing <[email protected]>
  3. Date: Mon, 16 Oct 2017 09:46:33 +0800
  4. Subject: [PATCH 154/224] mmc: mediatek: add async fifo and data tune support
  5. mt2701/mt2712 supports async fifo & data tune, which can improve
  6. host stability.
  7. Signed-off-by: Chaotian Jing <[email protected]>
  8. Tested-by: Sean Wang <[email protected]>
  9. Signed-off-by: Ulf Hansson <[email protected]>
  10. ---
  11. drivers/mmc/host/mtk-sd.c | 52 +++++++++++++++++++++++++++++++++++++++++++++--
  12. 1 file changed, 50 insertions(+), 2 deletions(-)
  13. --- a/drivers/mmc/host/mtk-sd.c
  14. +++ b/drivers/mmc/host/mtk-sd.c
  15. @@ -74,6 +74,7 @@
  16. #define MSDC_DMA_CFG 0x9c
  17. #define MSDC_PATCH_BIT 0xb0
  18. #define MSDC_PATCH_BIT1 0xb4
  19. +#define MSDC_PATCH_BIT2 0xb8
  20. #define MSDC_PAD_TUNE 0xec
  21. #define MSDC_PAD_TUNE0 0xf0
  22. #define PAD_DS_TUNE 0x188
  23. @@ -216,11 +217,20 @@
  24. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  25. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  26. +#define MSDC_PATCH_BIT2_CFGRESP (0x1 << 15) /* RW */
  27. +#define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28) /* RW */
  28. +#define MSDC_PB2_RESPWAIT (0x3 << 2) /* RW */
  29. +#define MSDC_PB2_RESPSTSENSEL (0x7 << 16) /* RW */
  30. +#define MSDC_PB2_CRCSTSENSEL (0x7 << 29) /* RW */
  31. +
  32. #define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
  33. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  34. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  35. #define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
  36. #define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
  37. +#define MSDC_PAD_TUNE_RXDLYSEL (0x1 << 15) /* RW */
  38. +#define MSDC_PAD_TUNE_RD_SEL (0x1 << 13) /* RW */
  39. +#define MSDC_PAD_TUNE_CMD_SEL (0x1 << 21) /* RW */
  40. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  41. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  42. @@ -294,6 +304,7 @@ struct msdc_save_para {
  43. u32 pad_tune;
  44. u32 patch_bit0;
  45. u32 patch_bit1;
  46. + u32 patch_bit2;
  47. u32 pad_ds_tune;
  48. u32 pad_cmd_tune;
  49. u32 emmc50_cfg0;
  50. @@ -303,6 +314,8 @@ struct mtk_mmc_compatible {
  51. u8 clk_div_bits;
  52. bool hs400_tune; /* only used for MT8173 */
  53. u32 pad_tune_reg;
  54. + bool async_fifo;
  55. + bool data_tune;
  56. };
  57. struct msdc_tune_para {
  58. @@ -365,24 +378,32 @@ static const struct mtk_mmc_compatible m
  59. .clk_div_bits = 8,
  60. .hs400_tune = false,
  61. .pad_tune_reg = MSDC_PAD_TUNE,
  62. + .async_fifo = false,
  63. + .data_tune = false,
  64. };
  65. static const struct mtk_mmc_compatible mt8173_compat = {
  66. .clk_div_bits = 8,
  67. .hs400_tune = true,
  68. .pad_tune_reg = MSDC_PAD_TUNE,
  69. + .async_fifo = false,
  70. + .data_tune = false,
  71. };
  72. static const struct mtk_mmc_compatible mt2701_compat = {
  73. .clk_div_bits = 12,
  74. .hs400_tune = false,
  75. .pad_tune_reg = MSDC_PAD_TUNE0,
  76. + .async_fifo = true,
  77. + .data_tune = true,
  78. };
  79. static const struct mtk_mmc_compatible mt2712_compat = {
  80. .clk_div_bits = 12,
  81. .hs400_tune = false,
  82. .pad_tune_reg = MSDC_PAD_TUNE0,
  83. + .async_fifo = true,
  84. + .data_tune = true,
  85. };
  86. static const struct of_device_id msdc_of_ids[] = {
  87. @@ -1252,8 +1273,29 @@ static void msdc_init_hw(struct msdc_hos
  88. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  89. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  90. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  91. - writel(0xffff0089, host->base + MSDC_PATCH_BIT1);
  92. + writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
  93. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  94. + if (host->dev_comp->async_fifo) {
  95. + sdr_set_field(host->base + MSDC_PATCH_BIT2,
  96. + MSDC_PB2_RESPWAIT, 3);
  97. + sdr_set_field(host->base + MSDC_PATCH_BIT2,
  98. + MSDC_PB2_RESPSTSENSEL, 2);
  99. + sdr_set_field(host->base + MSDC_PATCH_BIT2,
  100. + MSDC_PB2_CRCSTSENSEL, 2);
  101. + /* use async fifo, then no need tune internal delay */
  102. + sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
  103. + MSDC_PATCH_BIT2_CFGRESP);
  104. + sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  105. + MSDC_PATCH_BIT2_CFGCRCSTS);
  106. + }
  107. +
  108. + if (host->dev_comp->data_tune) {
  109. + sdr_set_bits(host->base + tune_reg,
  110. + MSDC_PAD_TUNE_RD_SEL | MSDC_PAD_TUNE_CMD_SEL);
  111. + } else {
  112. + /* choose clock tune */
  113. + sdr_set_bits(host->base + tune_reg, MSDC_PAD_TUNE_RXDLYSEL);
  114. + }
  115. /* Configure to enable SDIO mode.
  116. * it's must otherwise sdio cmd5 failed
  117. @@ -1268,6 +1310,8 @@ static void msdc_init_hw(struct msdc_hos
  118. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  119. host->def_tune_para.pad_tune = readl(host->base + tune_reg);
  120. + host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  121. + host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  122. dev_dbg(host->dev, "init hardware done!");
  123. }
  124. @@ -1480,7 +1524,7 @@ skip_fall:
  125. final_fall_delay.final_phase);
  126. final_delay = final_fall_delay.final_phase;
  127. }
  128. - if (host->hs200_cmd_int_delay)
  129. + if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
  130. goto skip_internal;
  131. for (i = 0; i < PAD_DELAY_MAX; i++) {
  132. @@ -1638,6 +1682,8 @@ static int msdc_prepare_hs400_tuning(str
  133. host->hs400_mode = true;
  134. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  135. + /* hs400 mode must set it to 0 */
  136. + sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
  137. return 0;
  138. }
  139. @@ -1876,6 +1922,7 @@ static void msdc_save_reg(struct msdc_ho
  140. host->save_para.pad_tune = readl(host->base + tune_reg);
  141. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  142. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  143. + host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
  144. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  145. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  146. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  147. @@ -1891,6 +1938,7 @@ static void msdc_restore_reg(struct msdc
  148. writel(host->save_para.pad_tune, host->base + tune_reg);
  149. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  150. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  151. + writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
  152. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  153. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  154. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);