975-ssb_update.patch 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. --- a/drivers/ssb/driver_chipcommon.c
  2. +++ b/drivers/ssb/driver_chipcommon.c
  3. @@ -373,6 +373,7 @@ u32 ssb_chipco_gpio_control(struct ssb_c
  4. {
  5. return chipco_write32_masked(cc, SSB_CHIPCO_GPIOCTL, mask, value);
  6. }
  7. +EXPORT_SYMBOL(ssb_chipco_gpio_control);
  8. u32 ssb_chipco_gpio_intmask(struct ssb_chipcommon *cc, u32 mask, u32 value)
  9. {
  10. --- a/drivers/ssb/driver_chipcommon_pmu.c
  11. +++ b/drivers/ssb/driver_chipcommon_pmu.c
  12. @@ -332,6 +332,12 @@ static void ssb_pmu_pll_init(struct ssb_
  13. case 0x5354:
  14. ssb_pmu0_pllinit_r0(cc, crystalfreq);
  15. break;
  16. + case 0x4322:
  17. + if (cc->pmu.rev == 2) {
  18. + chipco_write32(cc, SSB_CHIPCO_PLLCTL_ADDR, 0x0000000A);
  19. + chipco_write32(cc, SSB_CHIPCO_PLLCTL_DATA, 0x380005C0);
  20. + }
  21. + break;
  22. default:
  23. ssb_printk(KERN_ERR PFX
  24. "ERROR: PLL init unknown for device %04X\n",
  25. @@ -417,6 +423,7 @@ static void ssb_pmu_resources_init(struc
  26. switch (bus->chip_id) {
  27. case 0x4312:
  28. + case 0x4322:
  29. /* We keep the default settings:
  30. * min_msk = 0xCBB
  31. * max_msk = 0x7FFFF
  32. --- a/drivers/ssb/driver_mipscore.c
  33. +++ b/drivers/ssb/driver_mipscore.c
  34. @@ -270,7 +270,6 @@ void ssb_mipscore_init(struct ssb_mipsco
  35. set_irq(dev, irq++);
  36. }
  37. break;
  38. - /* fallthrough */
  39. case SSB_DEV_PCI:
  40. case SSB_DEV_ETHERNET:
  41. case SSB_DEV_ETHERNET_GBIT:
  42. @@ -281,6 +280,10 @@ void ssb_mipscore_init(struct ssb_mipsco
  43. set_irq(dev, irq++);
  44. break;
  45. }
  46. + /* fallthrough */
  47. + case SSB_DEV_EXTIF:
  48. + set_irq(dev, 0);
  49. + break;
  50. }
  51. }
  52. ssb_dprintk(KERN_INFO PFX "after irq reconfiguration\n");
  53. --- a/drivers/ssb/driver_pcicore.c
  54. +++ b/drivers/ssb/driver_pcicore.c
  55. @@ -246,20 +246,12 @@ static struct pci_controller ssb_pcicore
  56. .pci_ops = &ssb_pcicore_pciops,
  57. .io_resource = &ssb_pcicore_io_resource,
  58. .mem_resource = &ssb_pcicore_mem_resource,
  59. - .mem_offset = 0x24000000,
  60. };
  61. -static u32 ssb_pcicore_pcibus_iobase = 0x100;
  62. -static u32 ssb_pcicore_pcibus_membase = SSB_PCI_DMA;
  63. -
  64. /* This function is called when doing a pci_enable_device().
  65. * We must first check if the device is a device on the PCI-core bridge. */
  66. int ssb_pcicore_plat_dev_init(struct pci_dev *d)
  67. {
  68. - struct resource *res;
  69. - int pos, size;
  70. - u32 *base;
  71. -
  72. if (d->bus->ops != &ssb_pcicore_pciops) {
  73. /* This is not a device on the PCI-core bridge. */
  74. return -ENODEV;
  75. @@ -268,27 +260,6 @@ int ssb_pcicore_plat_dev_init(struct pci
  76. ssb_printk(KERN_INFO "PCI: Fixing up device %s\n",
  77. pci_name(d));
  78. - /* Fix up resource bases */
  79. - for (pos = 0; pos < 6; pos++) {
  80. - res = &d->resource[pos];
  81. - if (res->flags & IORESOURCE_IO)
  82. - base = &ssb_pcicore_pcibus_iobase;
  83. - else
  84. - base = &ssb_pcicore_pcibus_membase;
  85. - res->flags |= IORESOURCE_PCI_FIXED;
  86. - if (res->end) {
  87. - size = res->end - res->start + 1;
  88. - if (*base & (size - 1))
  89. - *base = (*base + size) & ~(size - 1);
  90. - res->start = *base;
  91. - res->end = res->start + size - 1;
  92. - *base += size;
  93. - pci_write_config_dword(d, PCI_BASE_ADDRESS_0 + (pos << 2), res->start);
  94. - }
  95. - /* Fix up PCI bridge BAR0 only */
  96. - if (d->bus->number == 0 && PCI_SLOT(d->devfn) == 0)
  97. - break;
  98. - }
  99. /* Fix up interrupt lines */
  100. d->irq = ssb_mips_irq(extpci_core->dev) + 2;
  101. pci_write_config_byte(d, PCI_INTERRUPT_LINE, d->irq);
  102. --- a/drivers/ssb/main.c
  103. +++ b/drivers/ssb/main.c
  104. @@ -833,6 +833,9 @@ int ssb_bus_pcibus_register(struct ssb_b
  105. if (!err) {
  106. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  107. "PCI device %s\n", dev_name(&host_pci->dev));
  108. + } else {
  109. + ssb_printk(KERN_ERR PFX "Failed to register PCI version"
  110. + " of SSB with error %d\n", err);
  111. }
  112. return err;
  113. --- a/drivers/ssb/ssb_private.h
  114. +++ b/drivers/ssb/ssb_private.h
  115. @@ -196,7 +196,7 @@ extern int ssb_devices_thaw(struct ssb_f
  116. #ifdef CONFIG_SSB_B43_PCI_BRIDGE
  117. extern int __init b43_pci_ssb_bridge_init(void);
  118. extern void __exit b43_pci_ssb_bridge_exit(void);
  119. -#else /* CONFIG_SSB_B43_PCI_BRIDGR */
  120. +#else /* CONFIG_SSB_B43_PCI_BRIDGE */
  121. static inline int b43_pci_ssb_bridge_init(void)
  122. {
  123. return 0;
  124. @@ -204,6 +204,6 @@ static inline int b43_pci_ssb_bridge_ini
  125. static inline void b43_pci_ssb_bridge_exit(void)
  126. {
  127. }
  128. -#endif /* CONFIG_SSB_PCIHOST */
  129. +#endif /* CONFIG_SSB_B43_PCI_BRIDGE */
  130. #endif /* LINUX_SSB_PRIVATE_H_ */
  131. --- a/include/linux/ssb/ssb_driver_chipcommon.h
  132. +++ b/include/linux/ssb/ssb_driver_chipcommon.h
  133. @@ -54,6 +54,7 @@
  134. #define SSB_CHIPCO_CAP_64BIT 0x08000000 /* 64-bit Backplane */
  135. #define SSB_CHIPCO_CAP_PMU 0x10000000 /* PMU available (rev >= 20) */
  136. #define SSB_CHIPCO_CAP_ECI 0x20000000 /* ECI available (rev >= 20) */
  137. +#define SSB_CHIPCO_CAP_SPROM 0x40000000 /* SPROM present */
  138. #define SSB_CHIPCO_CORECTL 0x0008
  139. #define SSB_CHIPCO_CORECTL_UARTCLK0 0x00000001 /* Drive UART with internal clock */
  140. #define SSB_CHIPCO_CORECTL_SE 0x00000002 /* sync clk out enable (corerev >= 3) */
  141. @@ -386,6 +387,7 @@
  142. /** Chip specific Chip-Status register contents. */
  143. +#define SSB_CHIPCO_CHST_4322_SPROM_EXISTS 0x00000040 /* SPROM present */
  144. #define SSB_CHIPCO_CHST_4325_SPROM_OTP_SEL 0x00000003
  145. #define SSB_CHIPCO_CHST_4325_DEFCIS_SEL 0 /* OTP is powered up, use def. CIS, no SPROM */
  146. #define SSB_CHIPCO_CHST_4325_SPROM_SEL 1 /* OTP is powered up, SPROM is present */
  147. @@ -399,6 +401,18 @@
  148. #define SSB_CHIPCO_CHST_4325_RCAL_VALUE_SHIFT 4
  149. #define SSB_CHIPCO_CHST_4325_PMUTOP_2B 0x00000200 /* 1 for 2b, 0 for to 2a */
  150. +/** Macros to determine SPROM presence based on Chip-Status register. */
  151. +#define SSB_CHIPCO_CHST_4312_SPROM_PRESENT(status) \
  152. + ((status & SSB_CHIPCO_CHST_4325_SPROM_OTP_SEL) != \
  153. + SSB_CHIPCO_CHST_4325_OTP_SEL)
  154. +#define SSB_CHIPCO_CHST_4322_SPROM_PRESENT(status) \
  155. + (status & SSB_CHIPCO_CHST_4322_SPROM_EXISTS)
  156. +#define SSB_CHIPCO_CHST_4325_SPROM_PRESENT(status) \
  157. + (((status & SSB_CHIPCO_CHST_4325_SPROM_OTP_SEL) != \
  158. + SSB_CHIPCO_CHST_4325_DEFCIS_SEL) && \
  159. + ((status & SSB_CHIPCO_CHST_4325_SPROM_OTP_SEL) != \
  160. + SSB_CHIPCO_CHST_4325_OTP_SEL))
  161. +
  162. /** Clockcontrol masks and values **/
  163. --- a/include/linux/ssb/ssb_regs.h
  164. +++ b/include/linux/ssb/ssb_regs.h
  165. @@ -178,19 +178,19 @@
  166. #define SSB_SPROM_REVISION_CRC_SHIFT 8
  167. /* SPROM Revision 1 */
  168. -#define SSB_SPROM1_SPID 0x1004 /* Subsystem Product ID for PCI */
  169. -#define SSB_SPROM1_SVID 0x1006 /* Subsystem Vendor ID for PCI */
  170. -#define SSB_SPROM1_PID 0x1008 /* Product ID for PCI */
  171. -#define SSB_SPROM1_IL0MAC 0x1048 /* 6 bytes MAC address for 802.11b/g */
  172. -#define SSB_SPROM1_ET0MAC 0x104E /* 6 bytes MAC address for Ethernet */
  173. -#define SSB_SPROM1_ET1MAC 0x1054 /* 6 bytes MAC address for 802.11a */
  174. -#define SSB_SPROM1_ETHPHY 0x105A /* Ethernet PHY settings */
  175. +#define SSB_SPROM1_SPID 0x0004 /* Subsystem Product ID for PCI */
  176. +#define SSB_SPROM1_SVID 0x0006 /* Subsystem Vendor ID for PCI */
  177. +#define SSB_SPROM1_PID 0x0008 /* Product ID for PCI */
  178. +#define SSB_SPROM1_IL0MAC 0x0048 /* 6 bytes MAC address for 802.11b/g */
  179. +#define SSB_SPROM1_ET0MAC 0x004E /* 6 bytes MAC address for Ethernet */
  180. +#define SSB_SPROM1_ET1MAC 0x0054 /* 6 bytes MAC address for 802.11a */
  181. +#define SSB_SPROM1_ETHPHY 0x005A /* Ethernet PHY settings */
  182. #define SSB_SPROM1_ETHPHY_ET0A 0x001F /* MII Address for enet0 */
  183. #define SSB_SPROM1_ETHPHY_ET1A 0x03E0 /* MII Address for enet1 */
  184. #define SSB_SPROM1_ETHPHY_ET1A_SHIFT 5
  185. #define SSB_SPROM1_ETHPHY_ET0M (1<<14) /* MDIO for enet0 */
  186. #define SSB_SPROM1_ETHPHY_ET1M (1<<15) /* MDIO for enet1 */
  187. -#define SSB_SPROM1_BINF 0x105C /* Board info */
  188. +#define SSB_SPROM1_BINF 0x005C /* Board info */
  189. #define SSB_SPROM1_BINF_BREV 0x00FF /* Board Revision */
  190. #define SSB_SPROM1_BINF_CCODE 0x0F00 /* Country Code */
  191. #define SSB_SPROM1_BINF_CCODE_SHIFT 8
  192. @@ -198,63 +198,63 @@
  193. #define SSB_SPROM1_BINF_ANTBG_SHIFT 12
  194. #define SSB_SPROM1_BINF_ANTA 0xC000 /* Available A-PHY antennas */
  195. #define SSB_SPROM1_BINF_ANTA_SHIFT 14
  196. -#define SSB_SPROM1_PA0B0 0x105E
  197. -#define SSB_SPROM1_PA0B1 0x1060
  198. -#define SSB_SPROM1_PA0B2 0x1062
  199. -#define SSB_SPROM1_GPIOA 0x1064 /* General Purpose IO pins 0 and 1 */
  200. +#define SSB_SPROM1_PA0B0 0x005E
  201. +#define SSB_SPROM1_PA0B1 0x0060
  202. +#define SSB_SPROM1_PA0B2 0x0062
  203. +#define SSB_SPROM1_GPIOA 0x0064 /* General Purpose IO pins 0 and 1 */
  204. #define SSB_SPROM1_GPIOA_P0 0x00FF /* Pin 0 */
  205. #define SSB_SPROM1_GPIOA_P1 0xFF00 /* Pin 1 */
  206. #define SSB_SPROM1_GPIOA_P1_SHIFT 8
  207. -#define SSB_SPROM1_GPIOB 0x1066 /* General Purpuse IO pins 2 and 3 */
  208. +#define SSB_SPROM1_GPIOB 0x0066 /* General Purpuse IO pins 2 and 3 */
  209. #define SSB_SPROM1_GPIOB_P2 0x00FF /* Pin 2 */
  210. #define SSB_SPROM1_GPIOB_P3 0xFF00 /* Pin 3 */
  211. #define SSB_SPROM1_GPIOB_P3_SHIFT 8
  212. -#define SSB_SPROM1_MAXPWR 0x1068 /* Power Amplifier Max Power */
  213. +#define SSB_SPROM1_MAXPWR 0x0068 /* Power Amplifier Max Power */
  214. #define SSB_SPROM1_MAXPWR_BG 0x00FF /* B-PHY and G-PHY (in dBm Q5.2) */
  215. #define SSB_SPROM1_MAXPWR_A 0xFF00 /* A-PHY (in dBm Q5.2) */
  216. #define SSB_SPROM1_MAXPWR_A_SHIFT 8
  217. -#define SSB_SPROM1_PA1B0 0x106A
  218. -#define SSB_SPROM1_PA1B1 0x106C
  219. -#define SSB_SPROM1_PA1B2 0x106E
  220. -#define SSB_SPROM1_ITSSI 0x1070 /* Idle TSSI Target */
  221. +#define SSB_SPROM1_PA1B0 0x006A
  222. +#define SSB_SPROM1_PA1B1 0x006C
  223. +#define SSB_SPROM1_PA1B2 0x006E
  224. +#define SSB_SPROM1_ITSSI 0x0070 /* Idle TSSI Target */
  225. #define SSB_SPROM1_ITSSI_BG 0x00FF /* B-PHY and G-PHY*/
  226. #define SSB_SPROM1_ITSSI_A 0xFF00 /* A-PHY */
  227. #define SSB_SPROM1_ITSSI_A_SHIFT 8
  228. -#define SSB_SPROM1_BFLLO 0x1072 /* Boardflags (low 16 bits) */
  229. -#define SSB_SPROM1_AGAIN 0x1074 /* Antenna Gain (in dBm Q5.2) */
  230. +#define SSB_SPROM1_BFLLO 0x0072 /* Boardflags (low 16 bits) */
  231. +#define SSB_SPROM1_AGAIN 0x0074 /* Antenna Gain (in dBm Q5.2) */
  232. #define SSB_SPROM1_AGAIN_BG 0x00FF /* B-PHY and G-PHY */
  233. #define SSB_SPROM1_AGAIN_BG_SHIFT 0
  234. #define SSB_SPROM1_AGAIN_A 0xFF00 /* A-PHY */
  235. #define SSB_SPROM1_AGAIN_A_SHIFT 8
  236. /* SPROM Revision 2 (inherits from rev 1) */
  237. -#define SSB_SPROM2_BFLHI 0x1038 /* Boardflags (high 16 bits) */
  238. -#define SSB_SPROM2_MAXP_A 0x103A /* A-PHY Max Power */
  239. +#define SSB_SPROM2_BFLHI 0x0038 /* Boardflags (high 16 bits) */
  240. +#define SSB_SPROM2_MAXP_A 0x003A /* A-PHY Max Power */
  241. #define SSB_SPROM2_MAXP_A_HI 0x00FF /* Max Power High */
  242. #define SSB_SPROM2_MAXP_A_LO 0xFF00 /* Max Power Low */
  243. #define SSB_SPROM2_MAXP_A_LO_SHIFT 8
  244. -#define SSB_SPROM2_PA1LOB0 0x103C /* A-PHY PowerAmplifier Low Settings */
  245. -#define SSB_SPROM2_PA1LOB1 0x103E /* A-PHY PowerAmplifier Low Settings */
  246. -#define SSB_SPROM2_PA1LOB2 0x1040 /* A-PHY PowerAmplifier Low Settings */
  247. -#define SSB_SPROM2_PA1HIB0 0x1042 /* A-PHY PowerAmplifier High Settings */
  248. -#define SSB_SPROM2_PA1HIB1 0x1044 /* A-PHY PowerAmplifier High Settings */
  249. -#define SSB_SPROM2_PA1HIB2 0x1046 /* A-PHY PowerAmplifier High Settings */
  250. -#define SSB_SPROM2_OPO 0x1078 /* OFDM Power Offset from CCK Level */
  251. +#define SSB_SPROM2_PA1LOB0 0x003C /* A-PHY PowerAmplifier Low Settings */
  252. +#define SSB_SPROM2_PA1LOB1 0x003E /* A-PHY PowerAmplifier Low Settings */
  253. +#define SSB_SPROM2_PA1LOB2 0x0040 /* A-PHY PowerAmplifier Low Settings */
  254. +#define SSB_SPROM2_PA1HIB0 0x0042 /* A-PHY PowerAmplifier High Settings */
  255. +#define SSB_SPROM2_PA1HIB1 0x0044 /* A-PHY PowerAmplifier High Settings */
  256. +#define SSB_SPROM2_PA1HIB2 0x0046 /* A-PHY PowerAmplifier High Settings */
  257. +#define SSB_SPROM2_OPO 0x0078 /* OFDM Power Offset from CCK Level */
  258. #define SSB_SPROM2_OPO_VALUE 0x00FF
  259. #define SSB_SPROM2_OPO_UNUSED 0xFF00
  260. -#define SSB_SPROM2_CCODE 0x107C /* Two char Country Code */
  261. +#define SSB_SPROM2_CCODE 0x007C /* Two char Country Code */
  262. /* SPROM Revision 3 (inherits most data from rev 2) */
  263. -#define SSB_SPROM3_IL0MAC 0x104A /* 6 bytes MAC address for 802.11b/g */
  264. -#define SSB_SPROM3_OFDMAPO 0x102C /* A-PHY OFDM Mid Power Offset (4 bytes, BigEndian) */
  265. -#define SSB_SPROM3_OFDMALPO 0x1030 /* A-PHY OFDM Low Power Offset (4 bytes, BigEndian) */
  266. -#define SSB_SPROM3_OFDMAHPO 0x1034 /* A-PHY OFDM High Power Offset (4 bytes, BigEndian) */
  267. -#define SSB_SPROM3_GPIOLDC 0x1042 /* GPIO LED Powersave Duty Cycle (4 bytes, BigEndian) */
  268. +#define SSB_SPROM3_OFDMAPO 0x002C /* A-PHY OFDM Mid Power Offset (4 bytes, BigEndian) */
  269. +#define SSB_SPROM3_OFDMALPO 0x0030 /* A-PHY OFDM Low Power Offset (4 bytes, BigEndian) */
  270. +#define SSB_SPROM3_OFDMAHPO 0x0034 /* A-PHY OFDM High Power Offset (4 bytes, BigEndian) */
  271. +#define SSB_SPROM3_GPIOLDC 0x0042 /* GPIO LED Powersave Duty Cycle (4 bytes, BigEndian) */
  272. #define SSB_SPROM3_GPIOLDC_OFF 0x0000FF00 /* Off Count */
  273. #define SSB_SPROM3_GPIOLDC_OFF_SHIFT 8
  274. #define SSB_SPROM3_GPIOLDC_ON 0x00FF0000 /* On Count */
  275. #define SSB_SPROM3_GPIOLDC_ON_SHIFT 16
  276. -#define SSB_SPROM3_CCKPO 0x1078 /* CCK Power Offset */
  277. +#define SSB_SPROM3_IL0MAC 0x004A /* 6 bytes MAC address for 802.11b/g */
  278. +#define SSB_SPROM3_CCKPO 0x0078 /* CCK Power Offset */
  279. #define SSB_SPROM3_CCKPO_1M 0x000F /* 1M Rate PO */
  280. #define SSB_SPROM3_CCKPO_2M 0x00F0 /* 2M Rate PO */
  281. #define SSB_SPROM3_CCKPO_2M_SHIFT 4
  282. @@ -265,100 +265,100 @@
  283. #define SSB_SPROM3_OFDMGPO 0x107A /* G-PHY OFDM Power Offset (4 bytes, BigEndian) */
  284. /* SPROM Revision 4 */
  285. -#define SSB_SPROM4_IL0MAC 0x104C /* 6 byte MAC address for a/b/g/n */
  286. -#define SSB_SPROM4_ETHPHY 0x105A /* Ethernet PHY settings ?? */
  287. +#define SSB_SPROM4_BFLLO 0x0044 /* Boardflags (low 16 bits) */
  288. +#define SSB_SPROM4_BFLHI 0x0046 /* Board Flags Hi */
  289. +#define SSB_SPROM4_IL0MAC 0x004C /* 6 byte MAC address for a/b/g/n */
  290. +#define SSB_SPROM4_CCODE 0x0052 /* Country Code (2 bytes) */
  291. +#define SSB_SPROM4_GPIOA 0x0056 /* Gen. Purpose IO # 0 and 1 */
  292. +#define SSB_SPROM4_GPIOA_P0 0x00FF /* Pin 0 */
  293. +#define SSB_SPROM4_GPIOA_P1 0xFF00 /* Pin 1 */
  294. +#define SSB_SPROM4_GPIOA_P1_SHIFT 8
  295. +#define SSB_SPROM4_GPIOB 0x0058 /* Gen. Purpose IO # 2 and 3 */
  296. +#define SSB_SPROM4_GPIOB_P2 0x00FF /* Pin 2 */
  297. +#define SSB_SPROM4_GPIOB_P3 0xFF00 /* Pin 3 */
  298. +#define SSB_SPROM4_GPIOB_P3_SHIFT 8
  299. +#define SSB_SPROM4_ETHPHY 0x005A /* Ethernet PHY settings ?? */
  300. #define SSB_SPROM4_ETHPHY_ET0A 0x001F /* MII Address for enet0 */
  301. #define SSB_SPROM4_ETHPHY_ET1A 0x03E0 /* MII Address for enet1 */
  302. #define SSB_SPROM4_ETHPHY_ET1A_SHIFT 5
  303. #define SSB_SPROM4_ETHPHY_ET0M (1<<14) /* MDIO for enet0 */
  304. #define SSB_SPROM4_ETHPHY_ET1M (1<<15) /* MDIO for enet1 */
  305. -#define SSB_SPROM4_CCODE 0x1052 /* Country Code (2 bytes) */
  306. -#define SSB_SPROM4_ANTAVAIL 0x105D /* Antenna available bitfields */
  307. -#define SSB_SPROM4_ANTAVAIL_A 0x00FF /* A-PHY bitfield */
  308. -#define SSB_SPROM4_ANTAVAIL_A_SHIFT 0
  309. -#define SSB_SPROM4_ANTAVAIL_BG 0xFF00 /* B-PHY and G-PHY bitfield */
  310. -#define SSB_SPROM4_ANTAVAIL_BG_SHIFT 8
  311. -#define SSB_SPROM4_BFLLO 0x1044 /* Boardflags (low 16 bits) */
  312. -#define SSB_SPROM4_AGAIN01 0x105E /* Antenna Gain (in dBm Q5.2) */
  313. +#define SSB_SPROM4_ANTAVAIL 0x005D /* Antenna available bitfields */
  314. +#define SSB_SPROM4_ANTAVAIL_A 0x00FF /* A-PHY bitfield */
  315. +#define SSB_SPROM4_ANTAVAIL_A_SHIFT 0
  316. +#define SSB_SPROM4_ANTAVAIL_BG 0xFF00 /* B-PHY and G-PHY bitfield */
  317. +#define SSB_SPROM4_ANTAVAIL_BG_SHIFT 8
  318. +#define SSB_SPROM4_AGAIN01 0x005E /* Antenna Gain (in dBm Q5.2) */
  319. #define SSB_SPROM4_AGAIN0 0x00FF /* Antenna 0 */
  320. #define SSB_SPROM4_AGAIN0_SHIFT 0
  321. #define SSB_SPROM4_AGAIN1 0xFF00 /* Antenna 1 */
  322. #define SSB_SPROM4_AGAIN1_SHIFT 8
  323. -#define SSB_SPROM4_AGAIN23 0x1060
  324. +#define SSB_SPROM4_AGAIN23 0x0060
  325. #define SSB_SPROM4_AGAIN2 0x00FF /* Antenna 2 */
  326. #define SSB_SPROM4_AGAIN2_SHIFT 0
  327. #define SSB_SPROM4_AGAIN3 0xFF00 /* Antenna 3 */
  328. #define SSB_SPROM4_AGAIN3_SHIFT 8
  329. -#define SSB_SPROM4_BFLHI 0x1046 /* Board Flags Hi */
  330. -#define SSB_SPROM4_MAXP_BG 0x1080 /* Max Power BG in path 1 */
  331. +#define SSB_SPROM4_MAXP_BG 0x0080 /* Max Power BG in path 1 */
  332. #define SSB_SPROM4_MAXP_BG_MASK 0x00FF /* Mask for Max Power BG */
  333. #define SSB_SPROM4_ITSSI_BG 0xFF00 /* Mask for path 1 itssi_bg */
  334. #define SSB_SPROM4_ITSSI_BG_SHIFT 8
  335. -#define SSB_SPROM4_MAXP_A 0x108A /* Max Power A in path 1 */
  336. +#define SSB_SPROM4_MAXP_A 0x008A /* Max Power A in path 1 */
  337. #define SSB_SPROM4_MAXP_A_MASK 0x00FF /* Mask for Max Power A */
  338. #define SSB_SPROM4_ITSSI_A 0xFF00 /* Mask for path 1 itssi_a */
  339. #define SSB_SPROM4_ITSSI_A_SHIFT 8
  340. -#define SSB_SPROM4_GPIOA 0x1056 /* Gen. Purpose IO # 0 and 1 */
  341. -#define SSB_SPROM4_GPIOA_P0 0x00FF /* Pin 0 */
  342. -#define SSB_SPROM4_GPIOA_P1 0xFF00 /* Pin 1 */
  343. -#define SSB_SPROM4_GPIOA_P1_SHIFT 8
  344. -#define SSB_SPROM4_GPIOB 0x1058 /* Gen. Purpose IO # 2 and 3 */
  345. -#define SSB_SPROM4_GPIOB_P2 0x00FF /* Pin 2 */
  346. -#define SSB_SPROM4_GPIOB_P3 0xFF00 /* Pin 3 */
  347. -#define SSB_SPROM4_GPIOB_P3_SHIFT 8
  348. -#define SSB_SPROM4_PA0B0 0x1082 /* The paXbY locations are */
  349. -#define SSB_SPROM4_PA0B1 0x1084 /* only guesses */
  350. -#define SSB_SPROM4_PA0B2 0x1086
  351. -#define SSB_SPROM4_PA1B0 0x108E
  352. -#define SSB_SPROM4_PA1B1 0x1090
  353. -#define SSB_SPROM4_PA1B2 0x1092
  354. +#define SSB_SPROM4_PA0B0 0x0082 /* The paXbY locations are */
  355. +#define SSB_SPROM4_PA0B1 0x0084 /* only guesses */
  356. +#define SSB_SPROM4_PA0B2 0x0086
  357. +#define SSB_SPROM4_PA1B0 0x008E
  358. +#define SSB_SPROM4_PA1B1 0x0090
  359. +#define SSB_SPROM4_PA1B2 0x0092
  360. /* SPROM Revision 5 (inherits most data from rev 4) */
  361. -#define SSB_SPROM5_BFLLO 0x104A /* Boardflags (low 16 bits) */
  362. -#define SSB_SPROM5_BFLHI 0x104C /* Board Flags Hi */
  363. -#define SSB_SPROM5_IL0MAC 0x1052 /* 6 byte MAC address for a/b/g/n */
  364. -#define SSB_SPROM5_CCODE 0x1044 /* Country Code (2 bytes) */
  365. -#define SSB_SPROM5_GPIOA 0x1076 /* Gen. Purpose IO # 0 and 1 */
  366. +#define SSB_SPROM5_CCODE 0x0044 /* Country Code (2 bytes) */
  367. +#define SSB_SPROM5_BFLLO 0x004A /* Boardflags (low 16 bits) */
  368. +#define SSB_SPROM5_BFLHI 0x004C /* Board Flags Hi */
  369. +#define SSB_SPROM5_IL0MAC 0x0052 /* 6 byte MAC address for a/b/g/n */
  370. +#define SSB_SPROM5_GPIOA 0x0076 /* Gen. Purpose IO # 0 and 1 */
  371. #define SSB_SPROM5_GPIOA_P0 0x00FF /* Pin 0 */
  372. #define SSB_SPROM5_GPIOA_P1 0xFF00 /* Pin 1 */
  373. #define SSB_SPROM5_GPIOA_P1_SHIFT 8
  374. -#define SSB_SPROM5_GPIOB 0x1078 /* Gen. Purpose IO # 2 and 3 */
  375. +#define SSB_SPROM5_GPIOB 0x0078 /* Gen. Purpose IO # 2 and 3 */
  376. #define SSB_SPROM5_GPIOB_P2 0x00FF /* Pin 2 */
  377. #define SSB_SPROM5_GPIOB_P3 0xFF00 /* Pin 3 */
  378. #define SSB_SPROM5_GPIOB_P3_SHIFT 8
  379. /* SPROM Revision 8 */
  380. -#define SSB_SPROM8_BOARDREV 0x1082 /* Board revision */
  381. -#define SSB_SPROM8_BFLLO 0x1084 /* Board flags (bits 0-15) */
  382. -#define SSB_SPROM8_BFLHI 0x1086 /* Board flags (bits 16-31) */
  383. -#define SSB_SPROM8_BFL2LO 0x1088 /* Board flags (bits 32-47) */
  384. -#define SSB_SPROM8_BFL2HI 0x108A /* Board flags (bits 48-63) */
  385. -#define SSB_SPROM8_IL0MAC 0x108C /* 6 byte MAC address */
  386. -#define SSB_SPROM8_CCODE 0x1092 /* 2 byte country code */
  387. -#define SSB_SPROM8_ANTAVAIL 0x109C /* Antenna available bitfields*/
  388. -#define SSB_SPROM8_ANTAVAIL_A 0xFF00 /* A-PHY bitfield */
  389. -#define SSB_SPROM8_ANTAVAIL_A_SHIFT 8
  390. -#define SSB_SPROM8_ANTAVAIL_BG 0x00FF /* B-PHY and G-PHY bitfield */
  391. -#define SSB_SPROM8_ANTAVAIL_BG_SHIFT 0
  392. -#define SSB_SPROM8_AGAIN01 0x109E /* Antenna Gain (in dBm Q5.2) */
  393. +#define SSB_SPROM8_BOARDREV 0x0082 /* Board revision */
  394. +#define SSB_SPROM8_BFLLO 0x0084 /* Board flags (bits 0-15) */
  395. +#define SSB_SPROM8_BFLHI 0x0086 /* Board flags (bits 16-31) */
  396. +#define SSB_SPROM8_BFL2LO 0x0088 /* Board flags (bits 32-47) */
  397. +#define SSB_SPROM8_BFL2HI 0x008A /* Board flags (bits 48-63) */
  398. +#define SSB_SPROM8_IL0MAC 0x008C /* 6 byte MAC address */
  399. +#define SSB_SPROM8_CCODE 0x0092 /* 2 byte country code */
  400. +#define SSB_SPROM8_GPIOA 0x0096 /*Gen. Purpose IO # 0 and 1 */
  401. +#define SSB_SPROM8_GPIOA_P0 0x00FF /* Pin 0 */
  402. +#define SSB_SPROM8_GPIOA_P1 0xFF00 /* Pin 1 */
  403. +#define SSB_SPROM8_GPIOA_P1_SHIFT 8
  404. +#define SSB_SPROM8_GPIOB 0x0098 /* Gen. Purpose IO # 2 and 3 */
  405. +#define SSB_SPROM8_GPIOB_P2 0x00FF /* Pin 2 */
  406. +#define SSB_SPROM8_GPIOB_P3 0xFF00 /* Pin 3 */
  407. +#define SSB_SPROM8_GPIOB_P3_SHIFT 8
  408. +#define SSB_SPROM8_ANTAVAIL 0x009C /* Antenna available bitfields*/
  409. +#define SSB_SPROM8_ANTAVAIL_A 0xFF00 /* A-PHY bitfield */
  410. +#define SSB_SPROM8_ANTAVAIL_A_SHIFT 8
  411. +#define SSB_SPROM8_ANTAVAIL_BG 0x00FF /* B-PHY and G-PHY bitfield */
  412. +#define SSB_SPROM8_ANTAVAIL_BG_SHIFT 0
  413. +#define SSB_SPROM8_AGAIN01 0x009E /* Antenna Gain (in dBm Q5.2) */
  414. #define SSB_SPROM8_AGAIN0 0x00FF /* Antenna 0 */
  415. #define SSB_SPROM8_AGAIN0_SHIFT 0
  416. #define SSB_SPROM8_AGAIN1 0xFF00 /* Antenna 1 */
  417. #define SSB_SPROM8_AGAIN1_SHIFT 8
  418. -#define SSB_SPROM8_AGAIN23 0x10A0
  419. +#define SSB_SPROM8_AGAIN23 0x00A0
  420. #define SSB_SPROM8_AGAIN2 0x00FF /* Antenna 2 */
  421. #define SSB_SPROM8_AGAIN2_SHIFT 0
  422. #define SSB_SPROM8_AGAIN3 0xFF00 /* Antenna 3 */
  423. #define SSB_SPROM8_AGAIN3_SHIFT 8
  424. -#define SSB_SPROM8_GPIOA 0x1096 /*Gen. Purpose IO # 0 and 1 */
  425. -#define SSB_SPROM8_GPIOA_P0 0x00FF /* Pin 0 */
  426. -#define SSB_SPROM8_GPIOA_P1 0xFF00 /* Pin 1 */
  427. -#define SSB_SPROM8_GPIOA_P1_SHIFT 8
  428. -#define SSB_SPROM8_GPIOB 0x1098 /* Gen. Purpose IO # 2 and 3 */
  429. -#define SSB_SPROM8_GPIOB_P2 0x00FF /* Pin 2 */
  430. -#define SSB_SPROM8_GPIOB_P3 0xFF00 /* Pin 3 */
  431. -#define SSB_SPROM8_GPIOB_P3_SHIFT 8
  432. -#define SSB_SPROM8_RSSIPARM2G 0x10A4 /* RSSI params for 2GHz */
  433. +#define SSB_SPROM8_RSSIPARM2G 0x00A4 /* RSSI params for 2GHz */
  434. #define SSB_SPROM8_RSSISMF2G 0x000F
  435. #define SSB_SPROM8_RSSISMC2G 0x00F0
  436. #define SSB_SPROM8_RSSISMC2G_SHIFT 4
  437. @@ -366,7 +366,7 @@
  438. #define SSB_SPROM8_RSSISAV2G_SHIFT 8
  439. #define SSB_SPROM8_BXA2G 0x1800
  440. #define SSB_SPROM8_BXA2G_SHIFT 11
  441. -#define SSB_SPROM8_RSSIPARM5G 0x10A6 /* RSSI params for 5GHz */
  442. +#define SSB_SPROM8_RSSIPARM5G 0x00A6 /* RSSI params for 5GHz */
  443. #define SSB_SPROM8_RSSISMF5G 0x000F
  444. #define SSB_SPROM8_RSSISMC5G 0x00F0
  445. #define SSB_SPROM8_RSSISMC5G_SHIFT 4
  446. @@ -374,47 +374,47 @@
  447. #define SSB_SPROM8_RSSISAV5G_SHIFT 8
  448. #define SSB_SPROM8_BXA5G 0x1800
  449. #define SSB_SPROM8_BXA5G_SHIFT 11
  450. -#define SSB_SPROM8_TRI25G 0x10A8 /* TX isolation 2.4&5.3GHz */
  451. +#define SSB_SPROM8_TRI25G 0x00A8 /* TX isolation 2.4&5.3GHz */
  452. #define SSB_SPROM8_TRI2G 0x00FF /* TX isolation 2.4GHz */
  453. #define SSB_SPROM8_TRI5G 0xFF00 /* TX isolation 5.3GHz */
  454. #define SSB_SPROM8_TRI5G_SHIFT 8
  455. -#define SSB_SPROM8_TRI5GHL 0x10AA /* TX isolation 5.2/5.8GHz */
  456. +#define SSB_SPROM8_TRI5GHL 0x00AA /* TX isolation 5.2/5.8GHz */
  457. #define SSB_SPROM8_TRI5GL 0x00FF /* TX isolation 5.2GHz */
  458. #define SSB_SPROM8_TRI5GH 0xFF00 /* TX isolation 5.8GHz */
  459. #define SSB_SPROM8_TRI5GH_SHIFT 8
  460. -#define SSB_SPROM8_RXPO 0x10AC /* RX power offsets */
  461. +#define SSB_SPROM8_RXPO 0x00AC /* RX power offsets */
  462. #define SSB_SPROM8_RXPO2G 0x00FF /* 2GHz RX power offset */
  463. #define SSB_SPROM8_RXPO5G 0xFF00 /* 5GHz RX power offset */
  464. #define SSB_SPROM8_RXPO5G_SHIFT 8
  465. -#define SSB_SPROM8_MAXP_BG 0x10C0 /* Max Power 2GHz in path 1 */
  466. +#define SSB_SPROM8_MAXP_BG 0x00C0 /* Max Power 2GHz in path 1 */
  467. #define SSB_SPROM8_MAXP_BG_MASK 0x00FF /* Mask for Max Power 2GHz */
  468. #define SSB_SPROM8_ITSSI_BG 0xFF00 /* Mask for path 1 itssi_bg */
  469. #define SSB_SPROM8_ITSSI_BG_SHIFT 8
  470. -#define SSB_SPROM8_PA0B0 0x10C2 /* 2GHz power amp settings */
  471. -#define SSB_SPROM8_PA0B1 0x10C4
  472. -#define SSB_SPROM8_PA0B2 0x10C6
  473. -#define SSB_SPROM8_MAXP_A 0x10C8 /* Max Power 5.3GHz */
  474. +#define SSB_SPROM8_PA0B0 0x00C2 /* 2GHz power amp settings */
  475. +#define SSB_SPROM8_PA0B1 0x00C4
  476. +#define SSB_SPROM8_PA0B2 0x00C6
  477. +#define SSB_SPROM8_MAXP_A 0x00C8 /* Max Power 5.3GHz */
  478. #define SSB_SPROM8_MAXP_A_MASK 0x00FF /* Mask for Max Power 5.3GHz */
  479. #define SSB_SPROM8_ITSSI_A 0xFF00 /* Mask for path 1 itssi_a */
  480. #define SSB_SPROM8_ITSSI_A_SHIFT 8
  481. -#define SSB_SPROM8_MAXP_AHL 0x10CA /* Max Power 5.2/5.8GHz */
  482. +#define SSB_SPROM8_MAXP_AHL 0x00CA /* Max Power 5.2/5.8GHz */
  483. #define SSB_SPROM8_MAXP_AH_MASK 0x00FF /* Mask for Max Power 5.8GHz */
  484. #define SSB_SPROM8_MAXP_AL_MASK 0xFF00 /* Mask for Max Power 5.2GHz */
  485. #define SSB_SPROM8_MAXP_AL_SHIFT 8
  486. -#define SSB_SPROM8_PA1B0 0x10CC /* 5.3GHz power amp settings */
  487. -#define SSB_SPROM8_PA1B1 0x10CE
  488. -#define SSB_SPROM8_PA1B2 0x10D0
  489. -#define SSB_SPROM8_PA1LOB0 0x10D2 /* 5.2GHz power amp settings */
  490. -#define SSB_SPROM8_PA1LOB1 0x10D4
  491. -#define SSB_SPROM8_PA1LOB2 0x10D6
  492. -#define SSB_SPROM8_PA1HIB0 0x10D8 /* 5.8GHz power amp settings */
  493. -#define SSB_SPROM8_PA1HIB1 0x10DA
  494. -#define SSB_SPROM8_PA1HIB2 0x10DC
  495. -#define SSB_SPROM8_CCK2GPO 0x1140 /* CCK power offset */
  496. -#define SSB_SPROM8_OFDM2GPO 0x1142 /* 2.4GHz OFDM power offset */
  497. -#define SSB_SPROM8_OFDM5GPO 0x1146 /* 5.3GHz OFDM power offset */
  498. -#define SSB_SPROM8_OFDM5GLPO 0x114A /* 5.2GHz OFDM power offset */
  499. -#define SSB_SPROM8_OFDM5GHPO 0x114E /* 5.8GHz OFDM power offset */
  500. +#define SSB_SPROM8_PA1B0 0x00CC /* 5.3GHz power amp settings */
  501. +#define SSB_SPROM8_PA1B1 0x00CE
  502. +#define SSB_SPROM8_PA1B2 0x00D0
  503. +#define SSB_SPROM8_PA1LOB0 0x00D2 /* 5.2GHz power amp settings */
  504. +#define SSB_SPROM8_PA1LOB1 0x00D4
  505. +#define SSB_SPROM8_PA1LOB2 0x00D6
  506. +#define SSB_SPROM8_PA1HIB0 0x00D8 /* 5.8GHz power amp settings */
  507. +#define SSB_SPROM8_PA1HIB1 0x00DA
  508. +#define SSB_SPROM8_PA1HIB2 0x00DC
  509. +#define SSB_SPROM8_CCK2GPO 0x0140 /* CCK power offset */
  510. +#define SSB_SPROM8_OFDM2GPO 0x0142 /* 2.4GHz OFDM power offset */
  511. +#define SSB_SPROM8_OFDM5GPO 0x0146 /* 5.3GHz OFDM power offset */
  512. +#define SSB_SPROM8_OFDM5GLPO 0x014A /* 5.2GHz OFDM power offset */
  513. +#define SSB_SPROM8_OFDM5GHPO 0x014E /* 5.8GHz OFDM power offset */
  514. /* Values for SSB_SPROM1_BINF_CCODE */
  515. enum {