020-ssb_update.patch 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. --- a/drivers/ssb/Kconfig
  2. +++ b/drivers/ssb/Kconfig
  3. @@ -136,6 +136,11 @@ config SSB_DRIVER_MIPS
  4. If unsure, say N
  5. +config SSB_SFLASH
  6. + bool "SSB serial flash support"
  7. + depends on SSB_DRIVER_MIPS && BROKEN
  8. + default y
  9. +
  10. # Assumption: We are on embedded, if we compile the MIPS core.
  11. config SSB_EMBEDDED
  12. bool
  13. --- a/drivers/ssb/Makefile
  14. +++ b/drivers/ssb/Makefile
  15. @@ -11,6 +11,7 @@ ssb-$(CONFIG_SSB_SDIOHOST) += sdio.o
  16. # built-in drivers
  17. ssb-y += driver_chipcommon.o
  18. ssb-y += driver_chipcommon_pmu.o
  19. +ssb-$(CONFIG_SSB_SFLASH) += driver_chipcommon_sflash.o
  20. ssb-$(CONFIG_SSB_DRIVER_MIPS) += driver_mipscore.o
  21. ssb-$(CONFIG_SSB_DRIVER_EXTIF) += driver_extif.o
  22. ssb-$(CONFIG_SSB_DRIVER_PCICORE) += driver_pcicore.o
  23. --- a/drivers/ssb/driver_chipcommon.c
  24. +++ b/drivers/ssb/driver_chipcommon.c
  25. @@ -354,7 +354,7 @@ void ssb_chipcommon_init(struct ssb_chip
  26. if (cc->dev->id.revision >= 11)
  27. cc->status = chipco_read32(cc, SSB_CHIPCO_CHIPSTAT);
  28. - ssb_dprintk(KERN_INFO PFX "chipcommon status is 0x%x\n", cc->status);
  29. + ssb_dbg("chipcommon status is 0x%x\n", cc->status);
  30. if (cc->dev->id.revision >= 20) {
  31. chipco_write32(cc, SSB_CHIPCO_GPIOPULLUP, 0);
  32. --- a/drivers/ssb/driver_chipcommon_pmu.c
  33. +++ b/drivers/ssb/driver_chipcommon_pmu.c
  34. @@ -110,8 +110,8 @@ static void ssb_pmu0_pllinit_r0(struct s
  35. return;
  36. }
  37. - ssb_printk(KERN_INFO PFX "Programming PLL to %u.%03u MHz\n",
  38. - (crystalfreq / 1000), (crystalfreq % 1000));
  39. + ssb_info("Programming PLL to %u.%03u MHz\n",
  40. + crystalfreq / 1000, crystalfreq % 1000);
  41. /* First turn the PLL off. */
  42. switch (bus->chip_id) {
  43. @@ -138,7 +138,7 @@ static void ssb_pmu0_pllinit_r0(struct s
  44. }
  45. tmp = chipco_read32(cc, SSB_CHIPCO_CLKCTLST);
  46. if (tmp & SSB_CHIPCO_CLKCTLST_HAVEHT)
  47. - ssb_printk(KERN_EMERG PFX "Failed to turn the PLL off!\n");
  48. + ssb_emerg("Failed to turn the PLL off!\n");
  49. /* Set PDIV in PLL control 0. */
  50. pllctl = ssb_chipco_pll_read(cc, SSB_PMU0_PLLCTL0);
  51. @@ -249,8 +249,8 @@ static void ssb_pmu1_pllinit_r0(struct s
  52. return;
  53. }
  54. - ssb_printk(KERN_INFO PFX "Programming PLL to %u.%03u MHz\n",
  55. - (crystalfreq / 1000), (crystalfreq % 1000));
  56. + ssb_info("Programming PLL to %u.%03u MHz\n",
  57. + crystalfreq / 1000, crystalfreq % 1000);
  58. /* First turn the PLL off. */
  59. switch (bus->chip_id) {
  60. @@ -275,7 +275,7 @@ static void ssb_pmu1_pllinit_r0(struct s
  61. }
  62. tmp = chipco_read32(cc, SSB_CHIPCO_CLKCTLST);
  63. if (tmp & SSB_CHIPCO_CLKCTLST_HAVEHT)
  64. - ssb_printk(KERN_EMERG PFX "Failed to turn the PLL off!\n");
  65. + ssb_emerg("Failed to turn the PLL off!\n");
  66. /* Set p1div and p2div. */
  67. pllctl = ssb_chipco_pll_read(cc, SSB_PMU1_PLLCTL0);
  68. @@ -349,9 +349,8 @@ static void ssb_pmu_pll_init(struct ssb_
  69. case 43222:
  70. break;
  71. default:
  72. - ssb_printk(KERN_ERR PFX
  73. - "ERROR: PLL init unknown for device %04X\n",
  74. - bus->chip_id);
  75. + ssb_err("ERROR: PLL init unknown for device %04X\n",
  76. + bus->chip_id);
  77. }
  78. }
  79. @@ -472,9 +471,8 @@ static void ssb_pmu_resources_init(struc
  80. max_msk = 0xFFFFF;
  81. break;
  82. default:
  83. - ssb_printk(KERN_ERR PFX
  84. - "ERROR: PMU resource config unknown for device %04X\n",
  85. - bus->chip_id);
  86. + ssb_err("ERROR: PMU resource config unknown for device %04X\n",
  87. + bus->chip_id);
  88. }
  89. if (updown_tab) {
  90. @@ -526,8 +524,8 @@ void ssb_pmu_init(struct ssb_chipcommon
  91. pmucap = chipco_read32(cc, SSB_CHIPCO_PMU_CAP);
  92. cc->pmu.rev = (pmucap & SSB_CHIPCO_PMU_CAP_REVISION);
  93. - ssb_dprintk(KERN_DEBUG PFX "Found rev %u PMU (capabilities 0x%08X)\n",
  94. - cc->pmu.rev, pmucap);
  95. + ssb_dbg("Found rev %u PMU (capabilities 0x%08X)\n",
  96. + cc->pmu.rev, pmucap);
  97. if (cc->pmu.rev == 1)
  98. chipco_mask32(cc, SSB_CHIPCO_PMU_CTL,
  99. @@ -638,9 +636,8 @@ u32 ssb_pmu_get_alp_clock(struct ssb_chi
  100. case 0x5354:
  101. ssb_pmu_get_alp_clock_clk0(cc);
  102. default:
  103. - ssb_printk(KERN_ERR PFX
  104. - "ERROR: PMU alp clock unknown for device %04X\n",
  105. - bus->chip_id);
  106. + ssb_err("ERROR: PMU alp clock unknown for device %04X\n",
  107. + bus->chip_id);
  108. return 0;
  109. }
  110. }
  111. @@ -654,9 +651,8 @@ u32 ssb_pmu_get_cpu_clock(struct ssb_chi
  112. /* 5354 chip uses a non programmable PLL of frequency 240MHz */
  113. return 240000000;
  114. default:
  115. - ssb_printk(KERN_ERR PFX
  116. - "ERROR: PMU cpu clock unknown for device %04X\n",
  117. - bus->chip_id);
  118. + ssb_err("ERROR: PMU cpu clock unknown for device %04X\n",
  119. + bus->chip_id);
  120. return 0;
  121. }
  122. }
  123. @@ -669,9 +665,8 @@ u32 ssb_pmu_get_controlclock(struct ssb_
  124. case 0x5354:
  125. return 120000000;
  126. default:
  127. - ssb_printk(KERN_ERR PFX
  128. - "ERROR: PMU controlclock unknown for device %04X\n",
  129. - bus->chip_id);
  130. + ssb_err("ERROR: PMU controlclock unknown for device %04X\n",
  131. + bus->chip_id);
  132. return 0;
  133. }
  134. }
  135. @@ -692,8 +687,23 @@ void ssb_pmu_spuravoid_pllupdate(struct
  136. pmu_ctl = SSB_CHIPCO_PMU_CTL_PLL_UPD;
  137. break;
  138. case 43222:
  139. - /* TODO: BCM43222 requires updating PLLs too */
  140. - return;
  141. + if (spuravoid == 1) {
  142. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL0, 0x11500008);
  143. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL1, 0x0C000C06);
  144. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL2, 0x0F600a08);
  145. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL3, 0x00000000);
  146. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL4, 0x2001E920);
  147. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL5, 0x88888815);
  148. + } else {
  149. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL0, 0x11100008);
  150. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL1, 0x0c000c06);
  151. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL2, 0x03000a08);
  152. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL3, 0x00000000);
  153. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL4, 0x200005c0);
  154. + ssb_chipco_pll_write(cc, SSB_PMU1_PLLCTL5, 0x88888855);
  155. + }
  156. + pmu_ctl = SSB_CHIPCO_PMU_CTL_PLL_UPD;
  157. + break;
  158. default:
  159. ssb_printk(KERN_ERR PFX
  160. "Unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
  161. --- /dev/null
  162. +++ b/drivers/ssb/driver_chipcommon_sflash.c
  163. @@ -0,0 +1,140 @@
  164. +/*
  165. + * Sonics Silicon Backplane
  166. + * ChipCommon serial flash interface
  167. + *
  168. + * Licensed under the GNU/GPL. See COPYING for details.
  169. + */
  170. +
  171. +#include <linux/ssb/ssb.h>
  172. +
  173. +#include "ssb_private.h"
  174. +
  175. +struct ssb_sflash_tbl_e {
  176. + char *name;
  177. + u32 id;
  178. + u32 blocksize;
  179. + u16 numblocks;
  180. +};
  181. +
  182. +static struct ssb_sflash_tbl_e ssb_sflash_st_tbl[] = {
  183. + { "M25P20", 0x11, 0x10000, 4, },
  184. + { "M25P40", 0x12, 0x10000, 8, },
  185. +
  186. + { "M25P16", 0x14, 0x10000, 32, },
  187. + { "M25P32", 0x15, 0x10000, 64, },
  188. + { "M25P64", 0x16, 0x10000, 128, },
  189. + { "M25FL128", 0x17, 0x10000, 256, },
  190. + { 0 },
  191. +};
  192. +
  193. +static struct ssb_sflash_tbl_e ssb_sflash_sst_tbl[] = {
  194. + { "SST25WF512", 1, 0x1000, 16, },
  195. + { "SST25VF512", 0x48, 0x1000, 16, },
  196. + { "SST25WF010", 2, 0x1000, 32, },
  197. + { "SST25VF010", 0x49, 0x1000, 32, },
  198. + { "SST25WF020", 3, 0x1000, 64, },
  199. + { "SST25VF020", 0x43, 0x1000, 64, },
  200. + { "SST25WF040", 4, 0x1000, 128, },
  201. + { "SST25VF040", 0x44, 0x1000, 128, },
  202. + { "SST25VF040B", 0x8d, 0x1000, 128, },
  203. + { "SST25WF080", 5, 0x1000, 256, },
  204. + { "SST25VF080B", 0x8e, 0x1000, 256, },
  205. + { "SST25VF016", 0x41, 0x1000, 512, },
  206. + { "SST25VF032", 0x4a, 0x1000, 1024, },
  207. + { "SST25VF064", 0x4b, 0x1000, 2048, },
  208. + { 0 },
  209. +};
  210. +
  211. +static struct ssb_sflash_tbl_e ssb_sflash_at_tbl[] = {
  212. + { "AT45DB011", 0xc, 256, 512, },
  213. + { "AT45DB021", 0x14, 256, 1024, },
  214. + { "AT45DB041", 0x1c, 256, 2048, },
  215. + { "AT45DB081", 0x24, 256, 4096, },
  216. + { "AT45DB161", 0x2c, 512, 4096, },
  217. + { "AT45DB321", 0x34, 512, 8192, },
  218. + { "AT45DB642", 0x3c, 1024, 8192, },
  219. + { 0 },
  220. +};
  221. +
  222. +static void ssb_sflash_cmd(struct ssb_chipcommon *cc, u32 opcode)
  223. +{
  224. + int i;
  225. + chipco_write32(cc, SSB_CHIPCO_FLASHCTL,
  226. + SSB_CHIPCO_FLASHCTL_START | opcode);
  227. + for (i = 0; i < 1000; i++) {
  228. + if (!(chipco_read32(cc, SSB_CHIPCO_FLASHCTL) &
  229. + SSB_CHIPCO_FLASHCTL_BUSY))
  230. + return;
  231. + cpu_relax();
  232. + }
  233. + pr_err("SFLASH control command failed (timeout)!\n");
  234. +}
  235. +
  236. +/* Initialize serial flash access */
  237. +int ssb_sflash_init(struct ssb_chipcommon *cc)
  238. +{
  239. + struct ssb_sflash_tbl_e *e;
  240. + u32 id, id2;
  241. +
  242. + switch (cc->capabilities & SSB_CHIPCO_CAP_FLASHT) {
  243. + case SSB_CHIPCO_FLASHT_STSER:
  244. + ssb_sflash_cmd(cc, SSB_CHIPCO_FLASHCTL_ST_DP);
  245. +
  246. + chipco_write32(cc, SSB_CHIPCO_FLASHADDR, 0);
  247. + ssb_sflash_cmd(cc, SSB_CHIPCO_FLASHCTL_ST_RES);
  248. + id = chipco_read32(cc, SSB_CHIPCO_FLASHDATA);
  249. +
  250. + chipco_write32(cc, SSB_CHIPCO_FLASHADDR, 1);
  251. + ssb_sflash_cmd(cc, SSB_CHIPCO_FLASHCTL_ST_RES);
  252. + id2 = chipco_read32(cc, SSB_CHIPCO_FLASHDATA);
  253. +
  254. + switch (id) {
  255. + case 0xbf:
  256. + for (e = ssb_sflash_sst_tbl; e->name; e++) {
  257. + if (e->id == id2)
  258. + break;
  259. + }
  260. + break;
  261. + case 0x13:
  262. + return -ENOTSUPP;
  263. + default:
  264. + for (e = ssb_sflash_st_tbl; e->name; e++) {
  265. + if (e->id == id)
  266. + break;
  267. + }
  268. + break;
  269. + }
  270. + if (!e->name) {
  271. + pr_err("Unsupported ST serial flash (id: 0x%X, id2: 0x%X)\n",
  272. + id, id2);
  273. + return -ENOTSUPP;
  274. + }
  275. +
  276. + break;
  277. + case SSB_CHIPCO_FLASHT_ATSER:
  278. + ssb_sflash_cmd(cc, SSB_CHIPCO_FLASHCTL_AT_STATUS);
  279. + id = chipco_read32(cc, SSB_CHIPCO_FLASHDATA) & 0x3c;
  280. +
  281. + for (e = ssb_sflash_at_tbl; e->name; e++) {
  282. + if (e->id == id)
  283. + break;
  284. + }
  285. + if (!e->name) {
  286. + pr_err("Unsupported Atmel serial flash (id: 0x%X)\n",
  287. + id);
  288. + return -ENOTSUPP;
  289. + }
  290. +
  291. + break;
  292. + default:
  293. + pr_err("Unsupported flash type\n");
  294. + return -ENOTSUPP;
  295. + }
  296. +
  297. + pr_info("Found %s serial flash (blocksize: 0x%X, blocks: %d)\n",
  298. + e->name, e->blocksize, e->numblocks);
  299. +
  300. + pr_err("Serial flash support is not implemented yet!\n");
  301. +
  302. + return -ENOTSUPP;
  303. +}
  304. --- a/drivers/ssb/driver_gpio.c
  305. +++ b/drivers/ssb/driver_gpio.c
  306. @@ -74,6 +74,16 @@ static void ssb_gpio_chipco_free(struct
  307. ssb_chipco_gpio_pullup(&bus->chipco, 1 << gpio, 0);
  308. }
  309. +static int ssb_gpio_chipco_to_irq(struct gpio_chip *chip, unsigned gpio)
  310. +{
  311. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  312. +
  313. + if (bus->bustype == SSB_BUSTYPE_SSB)
  314. + return ssb_mips_irq(bus->chipco.dev) + 2;
  315. + else
  316. + return -EINVAL;
  317. +}
  318. +
  319. static int ssb_gpio_chipco_init(struct ssb_bus *bus)
  320. {
  321. struct gpio_chip *chip = &bus->gpio;
  322. @@ -86,6 +96,7 @@ static int ssb_gpio_chipco_init(struct s
  323. chip->set = ssb_gpio_chipco_set_value;
  324. chip->direction_input = ssb_gpio_chipco_direction_input;
  325. chip->direction_output = ssb_gpio_chipco_direction_output;
  326. + chip->to_irq = ssb_gpio_chipco_to_irq;
  327. chip->ngpio = 16;
  328. /* There is just one SoC in one device and its GPIO addresses should be
  329. * deterministic to address them more easily. The other buses could get
  330. @@ -134,6 +145,16 @@ static int ssb_gpio_extif_direction_outp
  331. return 0;
  332. }
  333. +static int ssb_gpio_extif_to_irq(struct gpio_chip *chip, unsigned gpio)
  334. +{
  335. + struct ssb_bus *bus = ssb_gpio_get_bus(chip);
  336. +
  337. + if (bus->bustype == SSB_BUSTYPE_SSB)
  338. + return ssb_mips_irq(bus->extif.dev) + 2;
  339. + else
  340. + return -EINVAL;
  341. +}
  342. +
  343. static int ssb_gpio_extif_init(struct ssb_bus *bus)
  344. {
  345. struct gpio_chip *chip = &bus->gpio;
  346. @@ -144,6 +165,7 @@ static int ssb_gpio_extif_init(struct ss
  347. chip->set = ssb_gpio_extif_set_value;
  348. chip->direction_input = ssb_gpio_extif_direction_input;
  349. chip->direction_output = ssb_gpio_extif_direction_output;
  350. + chip->to_irq = ssb_gpio_extif_to_irq;
  351. chip->ngpio = 5;
  352. /* There is just one SoC in one device and its GPIO addresses should be
  353. * deterministic to address them more easily. The other buses could get
  354. --- a/drivers/ssb/driver_mipscore.c
  355. +++ b/drivers/ssb/driver_mipscore.c
  356. @@ -10,6 +10,7 @@
  357. #include <linux/ssb/ssb.h>
  358. +#include <linux/mtd/physmap.h>
  359. #include <linux/serial.h>
  360. #include <linux/serial_core.h>
  361. #include <linux/serial_reg.h>
  362. @@ -17,6 +18,25 @@
  363. #include "ssb_private.h"
  364. +static const char *part_probes[] = { "bcm47xxpart", NULL };
  365. +
  366. +static struct physmap_flash_data ssb_pflash_data = {
  367. + .part_probe_types = part_probes,
  368. +};
  369. +
  370. +static struct resource ssb_pflash_resource = {
  371. + .name = "ssb_pflash",
  372. + .flags = IORESOURCE_MEM,
  373. +};
  374. +
  375. +struct platform_device ssb_pflash_dev = {
  376. + .name = "physmap-flash",
  377. + .dev = {
  378. + .platform_data = &ssb_pflash_data,
  379. + },
  380. + .resource = &ssb_pflash_resource,
  381. + .num_resources = 1,
  382. +};
  383. static inline u32 mips_read32(struct ssb_mipscore *mcore,
  384. u16 offset)
  385. @@ -147,21 +167,22 @@ static void set_irq(struct ssb_device *d
  386. irqflag |= (ipsflag & ~ipsflag_irq_mask[irq]);
  387. ssb_write32(mdev, SSB_IPSFLAG, irqflag);
  388. }
  389. - ssb_dprintk(KERN_INFO PFX
  390. - "set_irq: core 0x%04x, irq %d => %d\n",
  391. - dev->id.coreid, oldirq+2, irq+2);
  392. + ssb_dbg("set_irq: core 0x%04x, irq %d => %d\n",
  393. + dev->id.coreid, oldirq+2, irq+2);
  394. }
  395. static void print_irq(struct ssb_device *dev, unsigned int irq)
  396. {
  397. - int i;
  398. static const char *irq_name[] = {"2(S)", "3", "4", "5", "6", "D", "I"};
  399. - ssb_dprintk(KERN_INFO PFX
  400. - "core 0x%04x, irq :", dev->id.coreid);
  401. - for (i = 0; i <= 6; i++) {
  402. - ssb_dprintk(" %s%s", irq_name[i], i==irq?"*":" ");
  403. - }
  404. - ssb_dprintk("\n");
  405. + ssb_dbg("core 0x%04x, irq : %s%s %s%s %s%s %s%s %s%s %s%s %s%s\n",
  406. + dev->id.coreid,
  407. + irq_name[0], irq == 0 ? "*" : " ",
  408. + irq_name[1], irq == 1 ? "*" : " ",
  409. + irq_name[2], irq == 2 ? "*" : " ",
  410. + irq_name[3], irq == 3 ? "*" : " ",
  411. + irq_name[4], irq == 4 ? "*" : " ",
  412. + irq_name[5], irq == 5 ? "*" : " ",
  413. + irq_name[6], irq == 6 ? "*" : " ");
  414. }
  415. static void dump_irq(struct ssb_bus *bus)
  416. @@ -189,34 +210,43 @@ static void ssb_mips_serial_init(struct
  417. static void ssb_mips_flash_detect(struct ssb_mipscore *mcore)
  418. {
  419. struct ssb_bus *bus = mcore->dev->bus;
  420. + struct ssb_pflash *pflash = &mcore->pflash;
  421. /* When there is no chipcommon on the bus there is 4MB flash */
  422. if (!ssb_chipco_available(&bus->chipco)) {
  423. - mcore->pflash.present = true;
  424. - mcore->pflash.buswidth = 2;
  425. - mcore->pflash.window = SSB_FLASH1;
  426. - mcore->pflash.window_size = SSB_FLASH1_SZ;
  427. - return;
  428. + pflash->present = true;
  429. + pflash->buswidth = 2;
  430. + pflash->window = SSB_FLASH1;
  431. + pflash->window_size = SSB_FLASH1_SZ;
  432. + goto ssb_pflash;
  433. }
  434. /* There is ChipCommon, so use it to read info about flash */
  435. switch (bus->chipco.capabilities & SSB_CHIPCO_CAP_FLASHT) {
  436. case SSB_CHIPCO_FLASHT_STSER:
  437. case SSB_CHIPCO_FLASHT_ATSER:
  438. - pr_err("Serial flash not supported\n");
  439. + pr_debug("Found serial flash\n");
  440. + ssb_sflash_init(&bus->chipco);
  441. break;
  442. case SSB_CHIPCO_FLASHT_PARA:
  443. pr_debug("Found parallel flash\n");
  444. - mcore->pflash.present = true;
  445. - mcore->pflash.window = SSB_FLASH2;
  446. - mcore->pflash.window_size = SSB_FLASH2_SZ;
  447. + pflash->present = true;
  448. + pflash->window = SSB_FLASH2;
  449. + pflash->window_size = SSB_FLASH2_SZ;
  450. if ((ssb_read32(bus->chipco.dev, SSB_CHIPCO_FLASH_CFG)
  451. & SSB_CHIPCO_CFG_DS16) == 0)
  452. - mcore->pflash.buswidth = 1;
  453. + pflash->buswidth = 1;
  454. else
  455. - mcore->pflash.buswidth = 2;
  456. + pflash->buswidth = 2;
  457. break;
  458. }
  459. +
  460. +ssb_pflash:
  461. + if (pflash->present) {
  462. + ssb_pflash_data.width = pflash->buswidth;
  463. + ssb_pflash_resource.start = pflash->window;
  464. + ssb_pflash_resource.end = pflash->window + pflash->window_size;
  465. + }
  466. }
  467. u32 ssb_cpu_clock(struct ssb_mipscore *mcore)
  468. @@ -257,7 +287,7 @@ void ssb_mipscore_init(struct ssb_mipsco
  469. if (!mcore->dev)
  470. return; /* We don't have a MIPS core */
  471. - ssb_dprintk(KERN_INFO PFX "Initializing MIPS core...\n");
  472. + ssb_dbg("Initializing MIPS core...\n");
  473. bus = mcore->dev->bus;
  474. hz = ssb_clockspeed(bus);
  475. @@ -305,7 +335,7 @@ void ssb_mipscore_init(struct ssb_mipsco
  476. break;
  477. }
  478. }
  479. - ssb_dprintk(KERN_INFO PFX "after irq reconfiguration\n");
  480. + ssb_dbg("after irq reconfiguration\n");
  481. dump_irq(bus);
  482. ssb_mips_serial_init(mcore);
  483. --- a/drivers/ssb/driver_pcicore.c
  484. +++ b/drivers/ssb/driver_pcicore.c
  485. @@ -263,8 +263,7 @@ int ssb_pcicore_plat_dev_init(struct pci
  486. return -ENODEV;
  487. }
  488. - ssb_printk(KERN_INFO "PCI: Fixing up device %s\n",
  489. - pci_name(d));
  490. + ssb_info("PCI: Fixing up device %s\n", pci_name(d));
  491. /* Fix up interrupt lines */
  492. d->irq = ssb_mips_irq(extpci_core->dev) + 2;
  493. @@ -285,12 +284,12 @@ static void ssb_pcicore_fixup_pcibridge(
  494. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) != 0)
  495. return;
  496. - ssb_printk(KERN_INFO "PCI: Fixing up bridge %s\n", pci_name(dev));
  497. + ssb_info("PCI: Fixing up bridge %s\n", pci_name(dev));
  498. /* Enable PCI bridge bus mastering and memory space */
  499. pci_set_master(dev);
  500. if (pcibios_enable_device(dev, ~0) < 0) {
  501. - ssb_printk(KERN_ERR "PCI: SSB bridge enable failed\n");
  502. + ssb_err("PCI: SSB bridge enable failed\n");
  503. return;
  504. }
  505. @@ -299,8 +298,8 @@ static void ssb_pcicore_fixup_pcibridge(
  506. /* Make sure our latency is high enough to handle the devices behind us */
  507. lat = 168;
  508. - ssb_printk(KERN_INFO "PCI: Fixing latency timer of device %s to %u\n",
  509. - pci_name(dev), lat);
  510. + ssb_info("PCI: Fixing latency timer of device %s to %u\n",
  511. + pci_name(dev), lat);
  512. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  513. }
  514. DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, ssb_pcicore_fixup_pcibridge);
  515. @@ -323,7 +322,7 @@ static void ssb_pcicore_init_hostmode(st
  516. return;
  517. extpci_core = pc;
  518. - ssb_dprintk(KERN_INFO PFX "PCIcore in host mode found\n");
  519. + ssb_dbg("PCIcore in host mode found\n");
  520. /* Reset devices on the external PCI bus */
  521. val = SSB_PCICORE_CTL_RST_OE;
  522. val |= SSB_PCICORE_CTL_CLK_OE;
  523. @@ -338,7 +337,7 @@ static void ssb_pcicore_init_hostmode(st
  524. udelay(1); /* Assertion time demanded by the PCI standard */
  525. if (pc->dev->bus->has_cardbus_slot) {
  526. - ssb_dprintk(KERN_INFO PFX "CardBus slot detected\n");
  527. + ssb_dbg("CardBus slot detected\n");
  528. pc->cardbusmode = 1;
  529. /* GPIO 1 resets the bridge */
  530. ssb_gpio_out(pc->dev->bus, 1, 1);
  531. --- a/drivers/ssb/embedded.c
  532. +++ b/drivers/ssb/embedded.c
  533. @@ -57,9 +57,8 @@ int ssb_watchdog_register(struct ssb_bus
  534. bus->busnumber, &wdt,
  535. sizeof(wdt));
  536. if (IS_ERR(pdev)) {
  537. - ssb_dprintk(KERN_INFO PFX
  538. - "can not register watchdog device, err: %li\n",
  539. - PTR_ERR(pdev));
  540. + ssb_dbg("can not register watchdog device, err: %li\n",
  541. + PTR_ERR(pdev));
  542. return PTR_ERR(pdev);
  543. }
  544. --- a/drivers/ssb/main.c
  545. +++ b/drivers/ssb/main.c
  546. @@ -275,8 +275,8 @@ int ssb_devices_thaw(struct ssb_freeze_c
  547. err = sdrv->probe(sdev, &sdev->id);
  548. if (err) {
  549. - ssb_printk(KERN_ERR PFX "Failed to thaw device %s\n",
  550. - dev_name(sdev->dev));
  551. + ssb_err("Failed to thaw device %s\n",
  552. + dev_name(sdev->dev));
  553. result = err;
  554. }
  555. ssb_device_put(sdev);
  556. @@ -447,10 +447,9 @@ void ssb_bus_unregister(struct ssb_bus *
  557. err = ssb_gpio_unregister(bus);
  558. if (err == -EBUSY)
  559. - ssb_dprintk(KERN_ERR PFX "Some GPIOs are still in use.\n");
  560. + ssb_dbg("Some GPIOs are still in use\n");
  561. else if (err)
  562. - ssb_dprintk(KERN_ERR PFX
  563. - "Can not unregister GPIO driver: %i\n", err);
  564. + ssb_dbg("Can not unregister GPIO driver: %i\n", err);
  565. ssb_buses_lock();
  566. ssb_devices_unregister(bus);
  567. @@ -497,8 +496,7 @@ static int ssb_devices_register(struct s
  568. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  569. if (!devwrap) {
  570. - ssb_printk(KERN_ERR PFX
  571. - "Could not allocate device\n");
  572. + ssb_err("Could not allocate device\n");
  573. err = -ENOMEM;
  574. goto error;
  575. }
  576. @@ -537,9 +535,7 @@ static int ssb_devices_register(struct s
  577. sdev->dev = dev;
  578. err = device_register(dev);
  579. if (err) {
  580. - ssb_printk(KERN_ERR PFX
  581. - "Could not register %s\n",
  582. - dev_name(dev));
  583. + ssb_err("Could not register %s\n", dev_name(dev));
  584. /* Set dev to NULL to not unregister
  585. * dev on error unwinding. */
  586. sdev->dev = NULL;
  587. @@ -549,6 +545,14 @@ static int ssb_devices_register(struct s
  588. dev_idx++;
  589. }
  590. +#ifdef CONFIG_SSB_DRIVER_MIPS
  591. + if (bus->mipscore.pflash.present) {
  592. + err = platform_device_register(&ssb_pflash_dev);
  593. + if (err)
  594. + pr_err("Error registering parallel flash\n");
  595. + }
  596. +#endif
  597. +
  598. return 0;
  599. error:
  600. /* Unwind the already registered devices. */
  601. @@ -817,10 +821,9 @@ static int ssb_bus_register(struct ssb_b
  602. ssb_mipscore_init(&bus->mipscore);
  603. err = ssb_gpio_init(bus);
  604. if (err == -ENOTSUPP)
  605. - ssb_dprintk(KERN_DEBUG PFX "GPIO driver not activated\n");
  606. + ssb_dbg("GPIO driver not activated\n");
  607. else if (err)
  608. - ssb_dprintk(KERN_ERR PFX
  609. - "Error registering GPIO driver: %i\n", err);
  610. + ssb_dbg("Error registering GPIO driver: %i\n", err);
  611. err = ssb_fetch_invariants(bus, get_invariants);
  612. if (err) {
  613. ssb_bus_may_powerdown(bus);
  614. @@ -870,11 +873,11 @@ int ssb_bus_pcibus_register(struct ssb_b
  615. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  616. if (!err) {
  617. - ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  618. - "PCI device %s\n", dev_name(&host_pci->dev));
  619. + ssb_info("Sonics Silicon Backplane found on PCI device %s\n",
  620. + dev_name(&host_pci->dev));
  621. } else {
  622. - ssb_printk(KERN_ERR PFX "Failed to register PCI version"
  623. - " of SSB with error %d\n", err);
  624. + ssb_err("Failed to register PCI version of SSB with error %d\n",
  625. + err);
  626. }
  627. return err;
  628. @@ -895,8 +898,8 @@ int ssb_bus_pcmciabus_register(struct ss
  629. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  630. if (!err) {
  631. - ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  632. - "PCMCIA device %s\n", pcmcia_dev->devname);
  633. + ssb_info("Sonics Silicon Backplane found on PCMCIA device %s\n",
  634. + pcmcia_dev->devname);
  635. }
  636. return err;
  637. @@ -917,8 +920,8 @@ int ssb_bus_sdiobus_register(struct ssb_
  638. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  639. if (!err) {
  640. - ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  641. - "SDIO device %s\n", sdio_func_id(func));
  642. + ssb_info("Sonics Silicon Backplane found on SDIO device %s\n",
  643. + sdio_func_id(func));
  644. }
  645. return err;
  646. @@ -936,8 +939,8 @@ int ssb_bus_ssbbus_register(struct ssb_b
  647. err = ssb_bus_register(bus, get_invariants, baseaddr);
  648. if (!err) {
  649. - ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found at "
  650. - "address 0x%08lX\n", baseaddr);
  651. + ssb_info("Sonics Silicon Backplane found at address 0x%08lX\n",
  652. + baseaddr);
  653. }
  654. return err;
  655. @@ -1331,7 +1334,7 @@ out:
  656. #endif
  657. return err;
  658. error:
  659. - ssb_printk(KERN_ERR PFX "Bus powerdown failed\n");
  660. + ssb_err("Bus powerdown failed\n");
  661. goto out;
  662. }
  663. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  664. @@ -1354,7 +1357,7 @@ int ssb_bus_powerup(struct ssb_bus *bus,
  665. return 0;
  666. error:
  667. - ssb_printk(KERN_ERR PFX "Bus powerup failed\n");
  668. + ssb_err("Bus powerup failed\n");
  669. return err;
  670. }
  671. EXPORT_SYMBOL(ssb_bus_powerup);
  672. @@ -1462,15 +1465,13 @@ static int __init ssb_modinit(void)
  673. err = b43_pci_ssb_bridge_init();
  674. if (err) {
  675. - ssb_printk(KERN_ERR "Broadcom 43xx PCI-SSB-bridge "
  676. - "initialization failed\n");
  677. + ssb_err("Broadcom 43xx PCI-SSB-bridge initialization failed\n");
  678. /* don't fail SSB init because of this */
  679. err = 0;
  680. }
  681. err = ssb_gige_init();
  682. if (err) {
  683. - ssb_printk(KERN_ERR "SSB Broadcom Gigabit Ethernet "
  684. - "driver initialization failed\n");
  685. + ssb_err("SSB Broadcom Gigabit Ethernet driver initialization failed\n");
  686. /* don't fail SSB init because of this */
  687. err = 0;
  688. }
  689. --- a/drivers/ssb/pci.c
  690. +++ b/drivers/ssb/pci.c
  691. @@ -56,7 +56,7 @@ int ssb_pci_switch_coreidx(struct ssb_bu
  692. }
  693. return 0;
  694. error:
  695. - ssb_printk(KERN_ERR PFX "Failed to switch to core %u\n", coreidx);
  696. + ssb_err("Failed to switch to core %u\n", coreidx);
  697. return -ENODEV;
  698. }
  699. @@ -67,10 +67,9 @@ int ssb_pci_switch_core(struct ssb_bus *
  700. unsigned long flags;
  701. #if SSB_VERBOSE_PCICORESWITCH_DEBUG
  702. - ssb_printk(KERN_INFO PFX
  703. - "Switching to %s core, index %d\n",
  704. - ssb_core_name(dev->id.coreid),
  705. - dev->core_index);
  706. + ssb_info("Switching to %s core, index %d\n",
  707. + ssb_core_name(dev->id.coreid),
  708. + dev->core_index);
  709. #endif
  710. spin_lock_irqsave(&bus->bar_lock, flags);
  711. @@ -231,6 +230,15 @@ static inline u8 ssb_crc8(u8 crc, u8 dat
  712. return t[crc ^ data];
  713. }
  714. +static void sprom_get_mac(char *mac, const u16 *in)
  715. +{
  716. + int i;
  717. + for (i = 0; i < 3; i++) {
  718. + *mac++ = in[i] >> 8;
  719. + *mac++ = in[i];
  720. + }
  721. +}
  722. +
  723. static u8 ssb_sprom_crc(const u16 *sprom, u16 size)
  724. {
  725. int word;
  726. @@ -278,7 +286,7 @@ static int sprom_do_write(struct ssb_bus
  727. u32 spromctl;
  728. u16 size = bus->sprom_size;
  729. - ssb_printk(KERN_NOTICE PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  730. + ssb_notice("Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  731. err = pci_read_config_dword(pdev, SSB_SPROMCTL, &spromctl);
  732. if (err)
  733. goto err_ctlreg;
  734. @@ -286,17 +294,17 @@ static int sprom_do_write(struct ssb_bus
  735. err = pci_write_config_dword(pdev, SSB_SPROMCTL, spromctl);
  736. if (err)
  737. goto err_ctlreg;
  738. - ssb_printk(KERN_NOTICE PFX "[ 0%%");
  739. + ssb_notice("[ 0%%");
  740. msleep(500);
  741. for (i = 0; i < size; i++) {
  742. if (i == size / 4)
  743. - ssb_printk("25%%");
  744. + ssb_cont("25%%");
  745. else if (i == size / 2)
  746. - ssb_printk("50%%");
  747. + ssb_cont("50%%");
  748. else if (i == (size * 3) / 4)
  749. - ssb_printk("75%%");
  750. + ssb_cont("75%%");
  751. else if (i % 2)
  752. - ssb_printk(".");
  753. + ssb_cont(".");
  754. writew(sprom[i], bus->mmio + bus->sprom_offset + (i * 2));
  755. mmiowb();
  756. msleep(20);
  757. @@ -309,12 +317,12 @@ static int sprom_do_write(struct ssb_bus
  758. if (err)
  759. goto err_ctlreg;
  760. msleep(500);
  761. - ssb_printk("100%% ]\n");
  762. - ssb_printk(KERN_NOTICE PFX "SPROM written.\n");
  763. + ssb_cont("100%% ]\n");
  764. + ssb_notice("SPROM written\n");
  765. return 0;
  766. err_ctlreg:
  767. - ssb_printk(KERN_ERR PFX "Could not access SPROM control register.\n");
  768. + ssb_err("Could not access SPROM control register.\n");
  769. return err;
  770. }
  771. @@ -339,10 +347,23 @@ static s8 r123_extract_antgain(u8 sprom_
  772. return (s8)gain;
  773. }
  774. +static void sprom_extract_r23(struct ssb_sprom *out, const u16 *in)
  775. +{
  776. + SPEX(boardflags_hi, SSB_SPROM2_BFLHI, 0xFFFF, 0);
  777. + SPEX(opo, SSB_SPROM2_OPO, SSB_SPROM2_OPO_VALUE, 0);
  778. + SPEX(pa1lob0, SSB_SPROM2_PA1LOB0, 0xFFFF, 0);
  779. + SPEX(pa1lob1, SSB_SPROM2_PA1LOB1, 0xFFFF, 0);
  780. + SPEX(pa1lob2, SSB_SPROM2_PA1LOB2, 0xFFFF, 0);
  781. + SPEX(pa1hib0, SSB_SPROM2_PA1HIB0, 0xFFFF, 0);
  782. + SPEX(pa1hib1, SSB_SPROM2_PA1HIB1, 0xFFFF, 0);
  783. + SPEX(pa1hib2, SSB_SPROM2_PA1HIB2, 0xFFFF, 0);
  784. + SPEX(maxpwr_ah, SSB_SPROM2_MAXP_A, SSB_SPROM2_MAXP_A_HI, 0);
  785. + SPEX(maxpwr_al, SSB_SPROM2_MAXP_A, SSB_SPROM2_MAXP_A_LO,
  786. + SSB_SPROM2_MAXP_A_LO_SHIFT);
  787. +}
  788. +
  789. static void sprom_extract_r123(struct ssb_sprom *out, const u16 *in)
  790. {
  791. - int i;
  792. - u16 v;
  793. u16 loc[3];
  794. if (out->revision == 3) /* rev 3 moved MAC */
  795. @@ -352,19 +373,10 @@ static void sprom_extract_r123(struct ss
  796. loc[1] = SSB_SPROM1_ET0MAC;
  797. loc[2] = SSB_SPROM1_ET1MAC;
  798. }
  799. - for (i = 0; i < 3; i++) {
  800. - v = in[SPOFF(loc[0]) + i];
  801. - *(((__be16 *)out->il0mac) + i) = cpu_to_be16(v);
  802. - }
  803. + sprom_get_mac(out->il0mac, &in[SPOFF(loc[0])]);
  804. if (out->revision < 3) { /* only rev 1-2 have et0, et1 */
  805. - for (i = 0; i < 3; i++) {
  806. - v = in[SPOFF(loc[1]) + i];
  807. - *(((__be16 *)out->et0mac) + i) = cpu_to_be16(v);
  808. - }
  809. - for (i = 0; i < 3; i++) {
  810. - v = in[SPOFF(loc[2]) + i];
  811. - *(((__be16 *)out->et1mac) + i) = cpu_to_be16(v);
  812. - }
  813. + sprom_get_mac(out->et0mac, &in[SPOFF(loc[1])]);
  814. + sprom_get_mac(out->et1mac, &in[SPOFF(loc[2])]);
  815. }
  816. SPEX(et0phyaddr, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0A, 0);
  817. SPEX(et1phyaddr, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1A,
  818. @@ -372,6 +384,7 @@ static void sprom_extract_r123(struct ss
  819. SPEX(et0mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET0M, 14);
  820. SPEX(et1mdcport, SSB_SPROM1_ETHPHY, SSB_SPROM1_ETHPHY_ET1M, 15);
  821. SPEX(board_rev, SSB_SPROM1_BINF, SSB_SPROM1_BINF_BREV, 0);
  822. + SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
  823. if (out->revision == 1)
  824. SPEX(country_code, SSB_SPROM1_BINF, SSB_SPROM1_BINF_CCODE,
  825. SSB_SPROM1_BINF_CCODE_SHIFT);
  826. @@ -398,8 +411,7 @@ static void sprom_extract_r123(struct ss
  827. SSB_SPROM1_ITSSI_A_SHIFT);
  828. SPEX(itssi_bg, SSB_SPROM1_ITSSI, SSB_SPROM1_ITSSI_BG, 0);
  829. SPEX(boardflags_lo, SSB_SPROM1_BFLLO, 0xFFFF, 0);
  830. - if (out->revision >= 2)
  831. - SPEX(boardflags_hi, SSB_SPROM2_BFLHI, 0xFFFF, 0);
  832. +
  833. SPEX(alpha2[0], SSB_SPROM1_CCODE, 0xff00, 8);
  834. SPEX(alpha2[1], SSB_SPROM1_CCODE, 0x00ff, 0);
  835. @@ -410,6 +422,8 @@ static void sprom_extract_r123(struct ss
  836. out->antenna_gain.a1 = r123_extract_antgain(out->revision, in,
  837. SSB_SPROM1_AGAIN_A,
  838. SSB_SPROM1_AGAIN_A_SHIFT);
  839. + if (out->revision >= 2)
  840. + sprom_extract_r23(out, in);
  841. }
  842. /* Revs 4 5 and 8 have partially shared layout */
  843. @@ -454,23 +468,20 @@ static void sprom_extract_r458(struct ss
  844. static void sprom_extract_r45(struct ssb_sprom *out, const u16 *in)
  845. {
  846. - int i;
  847. - u16 v;
  848. u16 il0mac_offset;
  849. if (out->revision == 4)
  850. il0mac_offset = SSB_SPROM4_IL0MAC;
  851. else
  852. il0mac_offset = SSB_SPROM5_IL0MAC;
  853. - /* extract the MAC address */
  854. - for (i = 0; i < 3; i++) {
  855. - v = in[SPOFF(il0mac_offset) + i];
  856. - *(((__be16 *)out->il0mac) + i) = cpu_to_be16(v);
  857. - }
  858. +
  859. + sprom_get_mac(out->il0mac, &in[SPOFF(il0mac_offset)]);
  860. +
  861. SPEX(et0phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET0A, 0);
  862. SPEX(et1phyaddr, SSB_SPROM4_ETHPHY, SSB_SPROM4_ETHPHY_ET1A,
  863. SSB_SPROM4_ETHPHY_ET1A_SHIFT);
  864. SPEX(board_rev, SSB_SPROM4_BOARDREV, 0xFFFF, 0);
  865. + SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
  866. if (out->revision == 4) {
  867. SPEX(alpha2[0], SSB_SPROM4_CCODE, 0xff00, 8);
  868. SPEX(alpha2[1], SSB_SPROM4_CCODE, 0x00ff, 0);
  869. @@ -530,7 +541,7 @@ static void sprom_extract_r45(struct ssb
  870. static void sprom_extract_r8(struct ssb_sprom *out, const u16 *in)
  871. {
  872. int i;
  873. - u16 v, o;
  874. + u16 o;
  875. u16 pwr_info_offset[] = {
  876. SSB_SROM8_PWR_INFO_CORE0, SSB_SROM8_PWR_INFO_CORE1,
  877. SSB_SROM8_PWR_INFO_CORE2, SSB_SROM8_PWR_INFO_CORE3
  878. @@ -539,11 +550,10 @@ static void sprom_extract_r8(struct ssb_
  879. ARRAY_SIZE(out->core_pwr_info));
  880. /* extract the MAC address */
  881. - for (i = 0; i < 3; i++) {
  882. - v = in[SPOFF(SSB_SPROM8_IL0MAC) + i];
  883. - *(((__be16 *)out->il0mac) + i) = cpu_to_be16(v);
  884. - }
  885. + sprom_get_mac(out->il0mac, &in[SPOFF(SSB_SPROM8_IL0MAC)]);
  886. +
  887. SPEX(board_rev, SSB_SPROM8_BOARDREV, 0xFFFF, 0);
  888. + SPEX(board_type, SSB_SPROM1_SPID, 0xFFFF, 0);
  889. SPEX(alpha2[0], SSB_SPROM8_CCODE, 0xff00, 8);
  890. SPEX(alpha2[1], SSB_SPROM8_CCODE, 0x00ff, 0);
  891. SPEX(boardflags_lo, SSB_SPROM8_BFLLO, 0xFFFF, 0);
  892. @@ -743,7 +753,7 @@ static int sprom_extract(struct ssb_bus
  893. memset(out, 0, sizeof(*out));
  894. out->revision = in[size - 1] & 0x00FF;
  895. - ssb_dprintk(KERN_DEBUG PFX "SPROM revision %d detected.\n", out->revision);
  896. + ssb_dbg("SPROM revision %d detected\n", out->revision);
  897. memset(out->et0mac, 0xFF, 6); /* preset et0 and et1 mac */
  898. memset(out->et1mac, 0xFF, 6);
  899. @@ -752,7 +762,7 @@ static int sprom_extract(struct ssb_bus
  900. * number stored in the SPROM.
  901. * Always extract r1. */
  902. out->revision = 1;
  903. - ssb_dprintk(KERN_DEBUG PFX "SPROM treated as revision %d\n", out->revision);
  904. + ssb_dbg("SPROM treated as revision %d\n", out->revision);
  905. }
  906. switch (out->revision) {
  907. @@ -769,9 +779,8 @@ static int sprom_extract(struct ssb_bus
  908. sprom_extract_r8(out, in);
  909. break;
  910. default:
  911. - ssb_printk(KERN_WARNING PFX "Unsupported SPROM"
  912. - " revision %d detected. Will extract"
  913. - " v1\n", out->revision);
  914. + ssb_warn("Unsupported SPROM revision %d detected. Will extract v1\n",
  915. + out->revision);
  916. out->revision = 1;
  917. sprom_extract_r123(out, in);
  918. }
  919. @@ -791,7 +800,7 @@ static int ssb_pci_sprom_get(struct ssb_
  920. u16 *buf;
  921. if (!ssb_is_sprom_available(bus)) {
  922. - ssb_printk(KERN_ERR PFX "No SPROM available!\n");
  923. + ssb_err("No SPROM available!\n");
  924. return -ENODEV;
  925. }
  926. if (bus->chipco.dev) { /* can be unavailable! */
  927. @@ -810,7 +819,7 @@ static int ssb_pci_sprom_get(struct ssb_
  928. } else {
  929. bus->sprom_offset = SSB_SPROM_BASE1;
  930. }
  931. - ssb_dprintk(KERN_INFO PFX "SPROM offset is 0x%x\n", bus->sprom_offset);
  932. + ssb_dbg("SPROM offset is 0x%x\n", bus->sprom_offset);
  933. buf = kcalloc(SSB_SPROMSIZE_WORDS_R123, sizeof(u16), GFP_KERNEL);
  934. if (!buf)
  935. @@ -835,18 +844,15 @@ static int ssb_pci_sprom_get(struct ssb_
  936. * available for this device in some other storage */
  937. err = ssb_fill_sprom_with_fallback(bus, sprom);
  938. if (err) {
  939. - ssb_printk(KERN_WARNING PFX "WARNING: Using"
  940. - " fallback SPROM failed (err %d)\n",
  941. - err);
  942. + ssb_warn("WARNING: Using fallback SPROM failed (err %d)\n",
  943. + err);
  944. } else {
  945. - ssb_dprintk(KERN_DEBUG PFX "Using SPROM"
  946. - " revision %d provided by"
  947. - " platform.\n", sprom->revision);
  948. + ssb_dbg("Using SPROM revision %d provided by platform\n",
  949. + sprom->revision);
  950. err = 0;
  951. goto out_free;
  952. }
  953. - ssb_printk(KERN_WARNING PFX "WARNING: Invalid"
  954. - " SPROM CRC (corrupt SPROM)\n");
  955. + ssb_warn("WARNING: Invalid SPROM CRC (corrupt SPROM)\n");
  956. }
  957. }
  958. err = sprom_extract(bus, sprom, buf, bus->sprom_size);
  959. --- a/drivers/ssb/pcmcia.c
  960. +++ b/drivers/ssb/pcmcia.c
  961. @@ -143,7 +143,7 @@ int ssb_pcmcia_switch_coreidx(struct ssb
  962. return 0;
  963. error:
  964. - ssb_printk(KERN_ERR PFX "Failed to switch to core %u\n", coreidx);
  965. + ssb_err("Failed to switch to core %u\n", coreidx);
  966. return err;
  967. }
  968. @@ -153,10 +153,9 @@ int ssb_pcmcia_switch_core(struct ssb_bu
  969. int err;
  970. #if SSB_VERBOSE_PCMCIACORESWITCH_DEBUG
  971. - ssb_printk(KERN_INFO PFX
  972. - "Switching to %s core, index %d\n",
  973. - ssb_core_name(dev->id.coreid),
  974. - dev->core_index);
  975. + ssb_info("Switching to %s core, index %d\n",
  976. + ssb_core_name(dev->id.coreid),
  977. + dev->core_index);
  978. #endif
  979. err = ssb_pcmcia_switch_coreidx(bus, dev->core_index);
  980. @@ -192,7 +191,7 @@ int ssb_pcmcia_switch_segment(struct ssb
  981. return 0;
  982. error:
  983. - ssb_printk(KERN_ERR PFX "Failed to switch pcmcia segment\n");
  984. + ssb_err("Failed to switch pcmcia segment\n");
  985. return err;
  986. }
  987. @@ -549,44 +548,39 @@ static int ssb_pcmcia_sprom_write_all(st
  988. bool failed = 0;
  989. size_t size = SSB_PCMCIA_SPROM_SIZE;
  990. - ssb_printk(KERN_NOTICE PFX
  991. - "Writing SPROM. Do NOT turn off the power! "
  992. - "Please stand by...\n");
  993. + ssb_notice("Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  994. err = ssb_pcmcia_sprom_command(bus, SSB_PCMCIA_SPROMCTL_WRITEEN);
  995. if (err) {
  996. - ssb_printk(KERN_NOTICE PFX
  997. - "Could not enable SPROM write access.\n");
  998. + ssb_notice("Could not enable SPROM write access\n");
  999. return -EBUSY;
  1000. }
  1001. - ssb_printk(KERN_NOTICE PFX "[ 0%%");
  1002. + ssb_notice("[ 0%%");
  1003. msleep(500);
  1004. for (i = 0; i < size; i++) {
  1005. if (i == size / 4)
  1006. - ssb_printk("25%%");
  1007. + ssb_cont("25%%");
  1008. else if (i == size / 2)
  1009. - ssb_printk("50%%");
  1010. + ssb_cont("50%%");
  1011. else if (i == (size * 3) / 4)
  1012. - ssb_printk("75%%");
  1013. + ssb_cont("75%%");
  1014. else if (i % 2)
  1015. - ssb_printk(".");
  1016. + ssb_cont(".");
  1017. err = ssb_pcmcia_sprom_write(bus, i, sprom[i]);
  1018. if (err) {
  1019. - ssb_printk(KERN_NOTICE PFX
  1020. - "Failed to write to SPROM.\n");
  1021. + ssb_notice("Failed to write to SPROM\n");
  1022. failed = 1;
  1023. break;
  1024. }
  1025. }
  1026. err = ssb_pcmcia_sprom_command(bus, SSB_PCMCIA_SPROMCTL_WRITEDIS);
  1027. if (err) {
  1028. - ssb_printk(KERN_NOTICE PFX
  1029. - "Could not disable SPROM write access.\n");
  1030. + ssb_notice("Could not disable SPROM write access\n");
  1031. failed = 1;
  1032. }
  1033. msleep(500);
  1034. if (!failed) {
  1035. - ssb_printk("100%% ]\n");
  1036. - ssb_printk(KERN_NOTICE PFX "SPROM written.\n");
  1037. + ssb_cont("100%% ]\n");
  1038. + ssb_notice("SPROM written\n");
  1039. }
  1040. return failed ? -EBUSY : 0;
  1041. @@ -700,7 +694,7 @@ static int ssb_pcmcia_do_get_invariants(
  1042. return -ENOSPC; /* continue with next entry */
  1043. error:
  1044. - ssb_printk(KERN_ERR PFX
  1045. + ssb_err(
  1046. "PCMCIA: Failed to fetch device invariants: %s\n",
  1047. error_description);
  1048. return -ENODEV;
  1049. @@ -722,7 +716,7 @@ int ssb_pcmcia_get_invariants(struct ssb
  1050. res = pcmcia_loop_tuple(bus->host_pcmcia, CISTPL_FUNCE,
  1051. ssb_pcmcia_get_mac, sprom);
  1052. if (res != 0) {
  1053. - ssb_printk(KERN_ERR PFX
  1054. + ssb_err(
  1055. "PCMCIA: Failed to fetch MAC address\n");
  1056. return -ENODEV;
  1057. }
  1058. @@ -733,7 +727,7 @@ int ssb_pcmcia_get_invariants(struct ssb
  1059. if ((res == 0) || (res == -ENOSPC))
  1060. return 0;
  1061. - ssb_printk(KERN_ERR PFX
  1062. + ssb_err(
  1063. "PCMCIA: Failed to fetch device invariants\n");
  1064. return -ENODEV;
  1065. }
  1066. @@ -843,6 +837,6 @@ int ssb_pcmcia_init(struct ssb_bus *bus)
  1067. return 0;
  1068. error:
  1069. - ssb_printk(KERN_ERR PFX "Failed to initialize PCMCIA host device\n");
  1070. + ssb_err("Failed to initialize PCMCIA host device\n");
  1071. return err;
  1072. }
  1073. --- a/drivers/ssb/scan.c
  1074. +++ b/drivers/ssb/scan.c
  1075. @@ -125,8 +125,7 @@ static u16 pcidev_to_chipid(struct pci_d
  1076. chipid_fallback = 0x4401;
  1077. break;
  1078. default:
  1079. - ssb_printk(KERN_ERR PFX
  1080. - "PCI-ID not in fallback list\n");
  1081. + ssb_err("PCI-ID not in fallback list\n");
  1082. }
  1083. return chipid_fallback;
  1084. @@ -152,8 +151,7 @@ static u8 chipid_to_nrcores(u16 chipid)
  1085. case 0x4704:
  1086. return 9;
  1087. default:
  1088. - ssb_printk(KERN_ERR PFX
  1089. - "CHIPID not in nrcores fallback list\n");
  1090. + ssb_err("CHIPID not in nrcores fallback list\n");
  1091. }
  1092. return 1;
  1093. @@ -320,15 +318,13 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1094. bus->chip_package = 0;
  1095. }
  1096. }
  1097. - ssb_printk(KERN_INFO PFX "Found chip with id 0x%04X, rev 0x%02X and "
  1098. - "package 0x%02X\n", bus->chip_id, bus->chip_rev,
  1099. - bus->chip_package);
  1100. + ssb_info("Found chip with id 0x%04X, rev 0x%02X and package 0x%02X\n",
  1101. + bus->chip_id, bus->chip_rev, bus->chip_package);
  1102. if (!bus->nr_devices)
  1103. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  1104. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  1105. - ssb_printk(KERN_ERR PFX
  1106. - "More than %d ssb cores found (%d)\n",
  1107. - SSB_MAX_NR_CORES, bus->nr_devices);
  1108. + ssb_err("More than %d ssb cores found (%d)\n",
  1109. + SSB_MAX_NR_CORES, bus->nr_devices);
  1110. goto err_unmap;
  1111. }
  1112. if (bus->bustype == SSB_BUSTYPE_SSB) {
  1113. @@ -370,8 +366,7 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1114. nr_80211_cores++;
  1115. if (nr_80211_cores > 1) {
  1116. if (!we_support_multiple_80211_cores(bus)) {
  1117. - ssb_dprintk(KERN_INFO PFX "Ignoring additional "
  1118. - "802.11 core\n");
  1119. + ssb_dbg("Ignoring additional 802.11 core\n");
  1120. continue;
  1121. }
  1122. }
  1123. @@ -379,8 +374,7 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1124. case SSB_DEV_EXTIF:
  1125. #ifdef CONFIG_SSB_DRIVER_EXTIF
  1126. if (bus->extif.dev) {
  1127. - ssb_printk(KERN_WARNING PFX
  1128. - "WARNING: Multiple EXTIFs found\n");
  1129. + ssb_warn("WARNING: Multiple EXTIFs found\n");
  1130. break;
  1131. }
  1132. bus->extif.dev = dev;
  1133. @@ -388,8 +382,7 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1134. break;
  1135. case SSB_DEV_CHIPCOMMON:
  1136. if (bus->chipco.dev) {
  1137. - ssb_printk(KERN_WARNING PFX
  1138. - "WARNING: Multiple ChipCommon found\n");
  1139. + ssb_warn("WARNING: Multiple ChipCommon found\n");
  1140. break;
  1141. }
  1142. bus->chipco.dev = dev;
  1143. @@ -398,8 +391,7 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1144. case SSB_DEV_MIPS_3302:
  1145. #ifdef CONFIG_SSB_DRIVER_MIPS
  1146. if (bus->mipscore.dev) {
  1147. - ssb_printk(KERN_WARNING PFX
  1148. - "WARNING: Multiple MIPS cores found\n");
  1149. + ssb_warn("WARNING: Multiple MIPS cores found\n");
  1150. break;
  1151. }
  1152. bus->mipscore.dev = dev;
  1153. @@ -420,8 +412,7 @@ int ssb_bus_scan(struct ssb_bus *bus,
  1154. }
  1155. }
  1156. if (bus->pcicore.dev) {
  1157. - ssb_printk(KERN_WARNING PFX
  1158. - "WARNING: Multiple PCI(E) cores found\n");
  1159. + ssb_warn("WARNING: Multiple PCI(E) cores found\n");
  1160. break;
  1161. }
  1162. bus->pcicore.dev = dev;
  1163. --- a/drivers/ssb/sprom.c
  1164. +++ b/drivers/ssb/sprom.c
  1165. @@ -127,13 +127,13 @@ ssize_t ssb_attr_sprom_store(struct ssb_
  1166. goto out_kfree;
  1167. err = ssb_devices_freeze(bus, &freeze);
  1168. if (err) {
  1169. - ssb_printk(KERN_ERR PFX "SPROM write: Could not freeze all devices\n");
  1170. + ssb_err("SPROM write: Could not freeze all devices\n");
  1171. goto out_unlock;
  1172. }
  1173. res = sprom_write(bus, sprom);
  1174. err = ssb_devices_thaw(&freeze);
  1175. if (err)
  1176. - ssb_printk(KERN_ERR PFX "SPROM write: Could not thaw all devices\n");
  1177. + ssb_err("SPROM write: Could not thaw all devices\n");
  1178. out_unlock:
  1179. mutex_unlock(&bus->sprom_mutex);
  1180. out_kfree:
  1181. --- a/drivers/ssb/ssb_private.h
  1182. +++ b/drivers/ssb/ssb_private.h
  1183. @@ -9,16 +9,27 @@
  1184. #define PFX "ssb: "
  1185. #ifdef CONFIG_SSB_SILENT
  1186. -# define ssb_printk(fmt, x...) do { /* nothing */ } while (0)
  1187. +# define ssb_printk(fmt, ...) \
  1188. + do { if (0) printk(fmt, ##__VA_ARGS__); } while (0)
  1189. #else
  1190. -# define ssb_printk printk
  1191. +# define ssb_printk(fmt, ...) \
  1192. + printk(fmt, ##__VA_ARGS__)
  1193. #endif /* CONFIG_SSB_SILENT */
  1194. +#define ssb_emerg(fmt, ...) ssb_printk(KERN_EMERG PFX fmt, ##__VA_ARGS__)
  1195. +#define ssb_err(fmt, ...) ssb_printk(KERN_ERR PFX fmt, ##__VA_ARGS__)
  1196. +#define ssb_warn(fmt, ...) ssb_printk(KERN_WARNING PFX fmt, ##__VA_ARGS__)
  1197. +#define ssb_notice(fmt, ...) ssb_printk(KERN_NOTICE PFX fmt, ##__VA_ARGS__)
  1198. +#define ssb_info(fmt, ...) ssb_printk(KERN_INFO PFX fmt, ##__VA_ARGS__)
  1199. +#define ssb_cont(fmt, ...) ssb_printk(KERN_CONT fmt, ##__VA_ARGS__)
  1200. +
  1201. /* dprintk: Debugging printk; vanishes for non-debug compilation */
  1202. #ifdef CONFIG_SSB_DEBUG
  1203. -# define ssb_dprintk(fmt, x...) ssb_printk(fmt , ##x)
  1204. +# define ssb_dbg(fmt, ...) \
  1205. + ssb_printk(KERN_DEBUG PFX fmt, ##__VA_ARGS__)
  1206. #else
  1207. -# define ssb_dprintk(fmt, x...) do { /* nothing */ } while (0)
  1208. +# define ssb_dbg(fmt, ...) \
  1209. + do { if (0) printk(KERN_DEBUG PFX fmt, ##__VA_ARGS__); } while (0)
  1210. #endif
  1211. #ifdef CONFIG_SSB_DEBUG
  1212. @@ -217,6 +228,21 @@ extern u32 ssb_chipco_watchdog_timer_set
  1213. u32 ticks);
  1214. extern u32 ssb_chipco_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms);
  1215. +/* driver_chipcommon_sflash.c */
  1216. +#ifdef CONFIG_SSB_SFLASH
  1217. +int ssb_sflash_init(struct ssb_chipcommon *cc);
  1218. +#else
  1219. +static inline int ssb_sflash_init(struct ssb_chipcommon *cc)
  1220. +{
  1221. + pr_err("Serial flash not supported\n");
  1222. + return 0;
  1223. +}
  1224. +#endif /* CONFIG_SSB_SFLASH */
  1225. +
  1226. +#ifdef CONFIG_SSB_DRIVER_MIPS
  1227. +extern struct platform_device ssb_pflash_dev;
  1228. +#endif
  1229. +
  1230. #ifdef CONFIG_SSB_DRIVER_EXTIF
  1231. extern u32 ssb_extif_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt, u32 ticks);
  1232. extern u32 ssb_extif_watchdog_timer_set_ms(struct bcm47xx_wdt *wdt, u32 ms);
  1233. --- a/include/linux/ssb/ssb.h
  1234. +++ b/include/linux/ssb/ssb.h
  1235. @@ -26,9 +26,9 @@ struct ssb_sprom_core_pwr_info {
  1236. struct ssb_sprom {
  1237. u8 revision;
  1238. - u8 il0mac[6]; /* MAC address for 802.11b/g */
  1239. - u8 et0mac[6]; /* MAC address for Ethernet */
  1240. - u8 et1mac[6]; /* MAC address for 802.11a */
  1241. + u8 il0mac[6] __aligned(sizeof(u16)); /* MAC address for 802.11b/g */
  1242. + u8 et0mac[6] __aligned(sizeof(u16)); /* MAC address for Ethernet */
  1243. + u8 et1mac[6] __aligned(sizeof(u16)); /* MAC address for 802.11a */
  1244. u8 et0phyaddr; /* MII address for enet0 */
  1245. u8 et1phyaddr; /* MII address for enet1 */
  1246. u8 et0mdcport; /* MDIO for enet0 */
  1247. @@ -340,13 +340,61 @@ enum ssb_bustype {
  1248. #define SSB_BOARDVENDOR_DELL 0x1028 /* Dell */
  1249. #define SSB_BOARDVENDOR_HP 0x0E11 /* HP */
  1250. /* board_type */
  1251. +#define SSB_BOARD_BCM94301CB 0x0406
  1252. +#define SSB_BOARD_BCM94301MP 0x0407
  1253. +#define SSB_BOARD_BU4309 0x040A
  1254. +#define SSB_BOARD_BCM94309CB 0x040B
  1255. +#define SSB_BOARD_BCM4309MP 0x040C
  1256. +#define SSB_BOARD_BU4306 0x0416
  1257. #define SSB_BOARD_BCM94306MP 0x0418
  1258. #define SSB_BOARD_BCM4309G 0x0421
  1259. #define SSB_BOARD_BCM4306CB 0x0417
  1260. -#define SSB_BOARD_BCM4309MP 0x040C
  1261. +#define SSB_BOARD_BCM94306PC 0x0425 /* pcmcia 3.3v 4306 card */
  1262. +#define SSB_BOARD_BCM94306CBSG 0x042B /* with SiGe PA */
  1263. +#define SSB_BOARD_PCSG94306 0x042D /* with SiGe PA */
  1264. +#define SSB_BOARD_BU4704SD 0x042E /* with sdram */
  1265. +#define SSB_BOARD_BCM94704AGR 0x042F /* dual 11a/11g Router */
  1266. +#define SSB_BOARD_BCM94308MP 0x0430 /* 11a-only minipci */
  1267. +#define SSB_BOARD_BU4318 0x0447
  1268. +#define SSB_BOARD_CB4318 0x0448
  1269. +#define SSB_BOARD_MPG4318 0x0449
  1270. #define SSB_BOARD_MP4318 0x044A
  1271. -#define SSB_BOARD_BU4306 0x0416
  1272. -#define SSB_BOARD_BU4309 0x040A
  1273. +#define SSB_BOARD_SD4318 0x044B
  1274. +#define SSB_BOARD_BCM94306P 0x044C /* with SiGe */
  1275. +#define SSB_BOARD_BCM94303MP 0x044E
  1276. +#define SSB_BOARD_BCM94306MPM 0x0450
  1277. +#define SSB_BOARD_BCM94306MPL 0x0453
  1278. +#define SSB_BOARD_PC4303 0x0454 /* pcmcia */
  1279. +#define SSB_BOARD_BCM94306MPLNA 0x0457
  1280. +#define SSB_BOARD_BCM94306MPH 0x045B
  1281. +#define SSB_BOARD_BCM94306PCIV 0x045C
  1282. +#define SSB_BOARD_BCM94318MPGH 0x0463
  1283. +#define SSB_BOARD_BU4311 0x0464
  1284. +#define SSB_BOARD_BCM94311MC 0x0465
  1285. +#define SSB_BOARD_BCM94311MCAG 0x0466
  1286. +/* 4321 boards */
  1287. +#define SSB_BOARD_BU4321 0x046B
  1288. +#define SSB_BOARD_BU4321E 0x047C
  1289. +#define SSB_BOARD_MP4321 0x046C
  1290. +#define SSB_BOARD_CB2_4321 0x046D
  1291. +#define SSB_BOARD_CB2_4321_AG 0x0066
  1292. +#define SSB_BOARD_MC4321 0x046E
  1293. +/* 4325 boards */
  1294. +#define SSB_BOARD_BCM94325DEVBU 0x0490
  1295. +#define SSB_BOARD_BCM94325BGABU 0x0491
  1296. +#define SSB_BOARD_BCM94325SDGWB 0x0492
  1297. +#define SSB_BOARD_BCM94325SDGMDL 0x04AA
  1298. +#define SSB_BOARD_BCM94325SDGMDL2 0x04C6
  1299. +#define SSB_BOARD_BCM94325SDGMDL3 0x04C9
  1300. +#define SSB_BOARD_BCM94325SDABGWBA 0x04E1
  1301. +/* 4322 boards */
  1302. +#define SSB_BOARD_BCM94322MC 0x04A4
  1303. +#define SSB_BOARD_BCM94322USB 0x04A8 /* dualband */
  1304. +#define SSB_BOARD_BCM94322HM 0x04B0
  1305. +#define SSB_BOARD_BCM94322USB2D 0x04Bf /* single band discrete front end */
  1306. +/* 4312 boards */
  1307. +#define SSB_BOARD_BU4312 0x048A
  1308. +#define SSB_BOARD_BCM4312MCGSG 0x04B5
  1309. /* chip_package */
  1310. #define SSB_CHIPPACK_BCM4712S 1 /* Small 200pin 4712 */
  1311. #define SSB_CHIPPACK_BCM4712M 2 /* Medium 225pin 4712 */
  1312. --- a/include/linux/ssb/ssb_driver_gige.h
  1313. +++ b/include/linux/ssb/ssb_driver_gige.h
  1314. @@ -97,21 +97,16 @@ static inline bool ssb_gige_must_flush_p
  1315. return 0;
  1316. }
  1317. -#ifdef CONFIG_BCM47XX
  1318. -#include <asm/mach-bcm47xx/nvram.h>
  1319. /* Get the device MAC address */
  1320. -static inline void ssb_gige_get_macaddr(struct pci_dev *pdev, u8 *macaddr)
  1321. -{
  1322. - char buf[20];
  1323. - if (nvram_getenv("et0macaddr", buf, sizeof(buf)) < 0)
  1324. - return;
  1325. - nvram_parse_macaddr(buf, macaddr);
  1326. -}
  1327. -#else
  1328. -static inline void ssb_gige_get_macaddr(struct pci_dev *pdev, u8 *macaddr)
  1329. +static inline int ssb_gige_get_macaddr(struct pci_dev *pdev, u8 *macaddr)
  1330. {
  1331. + struct ssb_gige *dev = pdev_to_ssb_gige(pdev);
  1332. + if (!dev)
  1333. + return -ENODEV;
  1334. +
  1335. + memcpy(macaddr, dev->dev->bus->sprom.et0mac, 6);
  1336. + return 0;
  1337. }
  1338. -#endif
  1339. extern int ssb_gige_pcibios_plat_dev_init(struct ssb_device *sdev,
  1340. struct pci_dev *pdev);
  1341. @@ -175,6 +170,10 @@ static inline bool ssb_gige_must_flush_p
  1342. {
  1343. return 0;
  1344. }
  1345. +static inline int ssb_gige_get_macaddr(struct pci_dev *pdev, u8 *macaddr)
  1346. +{
  1347. + return -ENODEV;
  1348. +}
  1349. #endif /* CONFIG_SSB_DRIVER_GIGE */
  1350. #endif /* LINUX_SSB_DRIVER_GIGE_H_ */
  1351. --- a/include/linux/ssb/ssb_driver_mips.h
  1352. +++ b/include/linux/ssb/ssb_driver_mips.h
  1353. @@ -45,6 +45,11 @@ void ssb_mipscore_init(struct ssb_mipsco
  1354. {
  1355. }
  1356. +static inline unsigned int ssb_mips_irq(struct ssb_device *dev)
  1357. +{
  1358. + return 0;
  1359. +}
  1360. +
  1361. #endif /* CONFIG_SSB_DRIVER_MIPS */
  1362. #endif /* LINUX_SSB_MIPSCORE_H_ */
  1363. --- a/include/linux/ssb/ssb_regs.h
  1364. +++ b/include/linux/ssb/ssb_regs.h
  1365. @@ -289,11 +289,11 @@
  1366. #define SSB_SPROM4_ETHPHY_ET1A_SHIFT 5
  1367. #define SSB_SPROM4_ETHPHY_ET0M (1<<14) /* MDIO for enet0 */
  1368. #define SSB_SPROM4_ETHPHY_ET1M (1<<15) /* MDIO for enet1 */
  1369. -#define SSB_SPROM4_ANTAVAIL 0x005D /* Antenna available bitfields */
  1370. -#define SSB_SPROM4_ANTAVAIL_A 0x00FF /* A-PHY bitfield */
  1371. -#define SSB_SPROM4_ANTAVAIL_A_SHIFT 0
  1372. -#define SSB_SPROM4_ANTAVAIL_BG 0xFF00 /* B-PHY and G-PHY bitfield */
  1373. -#define SSB_SPROM4_ANTAVAIL_BG_SHIFT 8
  1374. +#define SSB_SPROM4_ANTAVAIL 0x005C /* Antenna available bitfields */
  1375. +#define SSB_SPROM4_ANTAVAIL_BG 0x00FF /* B-PHY and G-PHY bitfield */
  1376. +#define SSB_SPROM4_ANTAVAIL_BG_SHIFT 0
  1377. +#define SSB_SPROM4_ANTAVAIL_A 0xFF00 /* A-PHY bitfield */
  1378. +#define SSB_SPROM4_ANTAVAIL_A_SHIFT 8
  1379. #define SSB_SPROM4_AGAIN01 0x005E /* Antenna Gain (in dBm Q5.2) */
  1380. #define SSB_SPROM4_AGAIN0 0x00FF /* Antenna 0 */
  1381. #define SSB_SPROM4_AGAIN0_SHIFT 0