i2c-rtl9300.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/module.h>
  3. #include <linux/of_platform.h>
  4. #include "i2c-rtl9300.h"
  5. #define REG(i, x) (i->base + x + (i->scl_num ? i->mst2_offset : 0))
  6. #define REG_MASK(i, clear, set, reg) \
  7. writel((readl(REG(i, reg)) & ~(clear)) | (set), REG(i, reg))
  8. struct i2c_drv_data {
  9. int scl0_pin;
  10. int scl1_pin;
  11. int sda0_pin;
  12. struct i2c_algorithm *algo;
  13. int (*read)(struct rtl9300_i2c *i2c, u8 *buf, int len);
  14. int (*write)(struct rtl9300_i2c *i2c, u8 *buf, int len);
  15. void (*reg_addr_set)(struct rtl9300_i2c *i2c, u32 reg, u16 len);
  16. int (*config_xfer)(struct rtl9300_i2c *i2c, u16 addr, u16 len);
  17. int (*execute_xfer)(struct rtl9300_i2c *i2c, char read_write, int size,
  18. union i2c_smbus_data * data, int len);
  19. void (*writel)(struct rtl9300_i2c *i2c, u32 data);
  20. void (*config_io)(struct rtl9300_i2c *i2c, int scl_num, int sda_num);
  21. u32 mst2_offset;
  22. };
  23. DEFINE_MUTEX(i2c_lock);
  24. static void rtl9300_i2c_reg_addr_set(struct rtl9300_i2c *i2c, u32 reg, u16 len)
  25. {
  26. // Set register address width
  27. REG_MASK(i2c, 0x3 << RTL9300_I2C_CTRL2_MADDR_WIDTH, len << RTL9300_I2C_CTRL2_MADDR_WIDTH,
  28. RTL9300_I2C_CTRL2);
  29. // Set register address
  30. REG_MASK(i2c, 0xffffff << RTL9300_I2C_CTRL1_MEM_ADDR, reg << RTL9300_I2C_CTRL1_MEM_ADDR,
  31. RTL9300_I2C_CTRL1);
  32. }
  33. static void rtl9310_i2c_reg_addr_set(struct rtl9300_i2c *i2c, u32 reg, u16 len)
  34. {
  35. // Set register address width
  36. REG_MASK(i2c, 0x3 << RTL9310_I2C_CTRL_MADDR_WIDTH, len << RTL9310_I2C_CTRL_MADDR_WIDTH,
  37. RTL9310_I2C_CTRL);
  38. // Set register address
  39. writel(reg, REG(i2c, RTL9310_I2C_MEMADDR));
  40. }
  41. static void rtl9300_i2c_config_io(struct rtl9300_i2c *i2c, int scl_num, int sda_num)
  42. {
  43. u32 v;
  44. // Set SCL pin
  45. REG_MASK(i2c, 0, BIT(RTL9300_I2C_CTRL1_GPIO8_SCL_SEL), RTL9300_I2C_CTRL1);
  46. // Set SDA pin
  47. REG_MASK(i2c, 0x7 << RTL9300_I2C_CTRL1_SDA_OUT_SEL,
  48. i2c->sda_num << RTL9300_I2C_CTRL1_SDA_OUT_SEL, RTL9300_I2C_CTRL1);
  49. // Set SDA pin to I2C functionality
  50. v = readl(i2c->base + RTL9300_I2C_MST_GLB_CTRL);
  51. v |= BIT(i2c->sda_num);
  52. writel(v, i2c->base + RTL9300_I2C_MST_GLB_CTRL);
  53. }
  54. static void rtl9310_i2c_config_io(struct rtl9300_i2c *i2c, int scl_num, int sda_num)
  55. {
  56. u32 v;
  57. // Set SCL pin
  58. REG_MASK(i2c, 0, BIT(RTL9310_I2C_MST_IF_SEL_GPIO_SCL_SEL + scl_num), RTL9310_I2C_MST_IF_SEL);
  59. // Set SDA pin
  60. REG_MASK(i2c, 0x7 << RTL9310_I2C_CTRL_SDA_OUT_SEL,
  61. i2c->sda_num << RTL9310_I2C_CTRL_SDA_OUT_SEL, RTL9310_I2C_CTRL);
  62. // Set SDA pin to I2C functionality
  63. v = readl(i2c->base + RTL9310_I2C_MST_IF_SEL);
  64. v |= BIT(i2c->sda_num);
  65. writel(v, i2c->base + RTL9310_I2C_MST_IF_SEL);
  66. }
  67. static int rtl9300_i2c_config_xfer(struct rtl9300_i2c *i2c, u16 addr, u16 len)
  68. {
  69. // Set bus frequency
  70. REG_MASK(i2c, 0x3 << RTL9300_I2C_CTRL2_SCL_FREQ,
  71. i2c->bus_freq << RTL9300_I2C_CTRL2_SCL_FREQ, RTL9300_I2C_CTRL2);
  72. // Set slave device address
  73. REG_MASK(i2c, 0x7f << RTL9300_I2C_CTRL2_DEV_ADDR,
  74. addr << RTL9300_I2C_CTRL2_DEV_ADDR, RTL9300_I2C_CTRL2);
  75. // Set data length
  76. REG_MASK(i2c, 0xf << RTL9300_I2C_CTRL2_DATA_WIDTH,
  77. ((len - 1) & 0xf) << RTL9300_I2C_CTRL2_DATA_WIDTH, RTL9300_I2C_CTRL2);
  78. // Set read mode to random
  79. REG_MASK(i2c, 0x1 << RTL9300_I2C_CTRL2_READ_MODE, 0, RTL9300_I2C_CTRL2);
  80. return 0;
  81. }
  82. static int rtl9310_i2c_config_xfer(struct rtl9300_i2c *i2c, u16 addr, u16 len)
  83. {
  84. // Set bus frequency
  85. REG_MASK(i2c, 0x3 << RTL9310_I2C_CTRL_SCL_FREQ,
  86. i2c->bus_freq << RTL9310_I2C_CTRL_SCL_FREQ, RTL9310_I2C_CTRL);
  87. // Set slave device address
  88. REG_MASK(i2c, 0x7f << RTL9310_I2C_CTRL_DEV_ADDR,
  89. addr << RTL9310_I2C_CTRL_DEV_ADDR, RTL9310_I2C_CTRL);
  90. // Set data length
  91. REG_MASK(i2c, 0xf << RTL9310_I2C_CTRL_DATA_WIDTH,
  92. ((len - 1) & 0xf) << RTL9310_I2C_CTRL_DATA_WIDTH, RTL9310_I2C_CTRL);
  93. // Set read mode to random
  94. REG_MASK(i2c, 0x1 << RTL9310_I2C_CTRL_READ_MODE, 0, RTL9310_I2C_CTRL);
  95. return 0;
  96. }
  97. static int i2c_read(void __iomem *r0, u8 *buf, int len)
  98. {
  99. int i;
  100. u32 v;
  101. if (len > 16)
  102. return -EIO;
  103. for (i = 0; i < len; i++) {
  104. if (i % 4 == 0)
  105. v = readl(r0 + i);
  106. buf[i] = v;
  107. v >>= 8;
  108. }
  109. return len;
  110. }
  111. static int i2c_write(void __iomem *r0, u8 *buf, int len)
  112. {
  113. u32 v;
  114. int i;
  115. if (len > 16)
  116. return -EIO;
  117. for (i = 0; i < len; i++) {
  118. if (! (i % 4))
  119. v = 0;
  120. v <<= 8;
  121. v |= buf[i];
  122. if (i % 4 == 3 || i == len - 1)
  123. writel(v, r0 + (i / 4) * 4);
  124. }
  125. return len;
  126. }
  127. static int rtl9300_i2c_read(struct rtl9300_i2c *i2c, u8 *buf, int len)
  128. {
  129. return i2c_read(REG(i2c, RTL9300_I2C_DATA_WORD0), buf, len);
  130. }
  131. static int rtl9300_i2c_write(struct rtl9300_i2c *i2c, u8 *buf, int len)
  132. {
  133. return i2c_write(REG(i2c, RTL9300_I2C_DATA_WORD0), buf, len);
  134. }
  135. static int rtl9310_i2c_read(struct rtl9300_i2c *i2c, u8 *buf, int len)
  136. {
  137. return i2c_read(REG(i2c, RTL9310_I2C_DATA), buf, len);
  138. }
  139. static int rtl9310_i2c_write(struct rtl9300_i2c *i2c, u8 *buf, int len)
  140. {
  141. return i2c_write(REG(i2c, RTL9310_I2C_DATA), buf, len);
  142. }
  143. static void rtl9300_writel(struct rtl9300_i2c *i2c, u32 data)
  144. {
  145. writel(data, REG(i2c, RTL9300_I2C_DATA_WORD0));
  146. }
  147. static void rtl9310_writel(struct rtl9300_i2c *i2c, u32 data)
  148. {
  149. writel(data, REG(i2c, RTL9310_I2C_DATA));
  150. }
  151. static int rtl9300_execute_xfer(struct rtl9300_i2c *i2c, char read_write,
  152. int size, union i2c_smbus_data * data, int len)
  153. {
  154. u32 v;
  155. if (read_write == I2C_SMBUS_READ)
  156. REG_MASK(i2c, BIT(RTL9300_I2C_CTRL1_RWOP), 0, RTL9300_I2C_CTRL1);
  157. else
  158. REG_MASK(i2c, 0, BIT(RTL9300_I2C_CTRL1_RWOP), RTL9300_I2C_CTRL1);
  159. REG_MASK(i2c, 0, BIT(RTL9300_I2C_CTRL1_I2C_TRIG), RTL9300_I2C_CTRL1);
  160. do {
  161. v = readl(REG(i2c, RTL9300_I2C_CTRL1));
  162. } while (v & BIT(RTL9300_I2C_CTRL1_I2C_TRIG));
  163. if (v & BIT(RTL9300_I2C_CTRL1_I2C_FAIL))
  164. return -EIO;
  165. if (read_write == I2C_SMBUS_READ) {
  166. if (size == I2C_SMBUS_BYTE || size == I2C_SMBUS_BYTE_DATA){
  167. data->byte = readl(REG(i2c, RTL9300_I2C_DATA_WORD0));
  168. } else if (size == I2C_SMBUS_WORD_DATA) {
  169. data->word = readl(REG(i2c, RTL9300_I2C_DATA_WORD0));
  170. } else if (len > 0) {
  171. rtl9300_i2c_read(i2c, &data->block[0], len);
  172. }
  173. }
  174. return 0;
  175. }
  176. static int rtl9310_execute_xfer(struct rtl9300_i2c *i2c, char read_write,
  177. int size, union i2c_smbus_data * data, int len)
  178. {
  179. u32 v;
  180. if (read_write == I2C_SMBUS_READ)
  181. REG_MASK(i2c, BIT(RTL9310_I2C_CTRL_RWOP), 0, RTL9310_I2C_CTRL);
  182. else
  183. REG_MASK(i2c, 0, BIT(RTL9310_I2C_CTRL_RWOP), RTL9310_I2C_CTRL);
  184. REG_MASK(i2c, 0, BIT(RTL9310_I2C_CTRL_I2C_TRIG), RTL9310_I2C_CTRL);
  185. do {
  186. v = readl(REG(i2c, RTL9310_I2C_CTRL));
  187. } while (v & BIT(RTL9310_I2C_CTRL_I2C_TRIG));
  188. if (v & BIT(RTL9310_I2C_CTRL_I2C_FAIL))
  189. return -EIO;
  190. if (read_write == I2C_SMBUS_READ) {
  191. if (size == I2C_SMBUS_BYTE || size == I2C_SMBUS_BYTE_DATA){
  192. data->byte = readl(REG(i2c, RTL9310_I2C_DATA));
  193. } else if (size == I2C_SMBUS_WORD_DATA) {
  194. data->word = readl(REG(i2c, RTL9310_I2C_DATA));
  195. } else if (len > 0) {
  196. rtl9310_i2c_read(i2c, &data->block[0], len);
  197. }
  198. }
  199. return 0;
  200. }
  201. static int rtl9300_i2c_smbus_xfer(struct i2c_adapter * adap, u16 addr,
  202. unsigned short flags, char read_write,
  203. u8 command, int size, union i2c_smbus_data * data)
  204. {
  205. struct rtl9300_i2c *i2c = i2c_get_adapdata(adap);
  206. struct i2c_drv_data *drv_data = (struct i2c_drv_data *)device_get_match_data(i2c->dev);
  207. int len = 0, ret;
  208. mutex_lock(&i2c_lock);
  209. switch (size) {
  210. case I2C_SMBUS_QUICK:
  211. drv_data->config_xfer(i2c, addr, 0);
  212. drv_data->reg_addr_set(i2c, 0, 0);
  213. break;
  214. case I2C_SMBUS_BYTE:
  215. if (read_write == I2C_SMBUS_WRITE) {
  216. drv_data->config_xfer(i2c, addr, 0);
  217. drv_data->reg_addr_set(i2c, command, 1);
  218. } else {
  219. drv_data->config_xfer(i2c, addr, 1);
  220. drv_data->reg_addr_set(i2c, 0, 0);
  221. }
  222. break;
  223. case I2C_SMBUS_BYTE_DATA:
  224. pr_debug("I2C_SMBUS_BYTE_DATA %02x, read %d cmd %02x\n", addr, read_write, command);
  225. drv_data->reg_addr_set(i2c, command, 1);
  226. drv_data->config_xfer(i2c, addr, 1);
  227. if (read_write == I2C_SMBUS_WRITE) {
  228. pr_debug("--> data %02x\n", data->byte);
  229. drv_data->writel(i2c, data->byte);
  230. }
  231. break;
  232. case I2C_SMBUS_WORD_DATA:
  233. pr_debug("I2C_SMBUS_WORD %02x, read %d\n", addr, read_write);
  234. drv_data->reg_addr_set(i2c, command, 1);
  235. drv_data->config_xfer(i2c, addr, 2);
  236. if (read_write == I2C_SMBUS_WRITE)
  237. drv_data->writel(i2c, data->word);
  238. break;
  239. case I2C_SMBUS_BLOCK_DATA:
  240. pr_debug("I2C_SMBUS_BLOCK_DATA %02x, read %d, len %d\n",
  241. addr, read_write, data->block[0]);
  242. drv_data->reg_addr_set(i2c, command, 1);
  243. drv_data->config_xfer(i2c, addr, data->block[0]);
  244. if (read_write == I2C_SMBUS_WRITE)
  245. drv_data->write(i2c, &data->block[1], data->block[0]);
  246. len = data->block[0];
  247. break;
  248. default:
  249. dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
  250. return -EOPNOTSUPP;
  251. }
  252. ret = drv_data->execute_xfer(i2c, read_write, size, data, len);
  253. mutex_unlock(&i2c_lock);
  254. return ret;
  255. }
  256. static u32 rtl9300_i2c_func(struct i2c_adapter *a)
  257. {
  258. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  259. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  260. I2C_FUNC_SMBUS_BLOCK_DATA;
  261. }
  262. static const struct i2c_algorithm rtl9300_i2c_algo = {
  263. .smbus_xfer = rtl9300_i2c_smbus_xfer,
  264. .functionality = rtl9300_i2c_func,
  265. };
  266. struct i2c_adapter_quirks rtl9300_i2c_quirks = {
  267. .flags = I2C_AQ_NO_CLK_STRETCH,
  268. .max_read_len = 16,
  269. .max_write_len = 16,
  270. };
  271. static int rtl9300_i2c_probe(struct platform_device *pdev)
  272. {
  273. struct resource *res;
  274. struct rtl9300_i2c *i2c;
  275. struct i2c_adapter *adap;
  276. struct i2c_drv_data *drv_data;
  277. struct device_node *node = pdev->dev.of_node;
  278. u32 clock_freq, pin;
  279. int ret = 0;
  280. pr_info("%s probing I2C adapter\n", __func__);
  281. if (!node) {
  282. dev_err(i2c->dev, "No DT found\n");
  283. return -EINVAL;
  284. }
  285. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  286. drv_data = (struct i2c_drv_data *) device_get_match_data(&pdev->dev);
  287. i2c = devm_kzalloc(&pdev->dev, sizeof(struct rtl9300_i2c), GFP_KERNEL);
  288. if (!i2c)
  289. return -ENOMEM;
  290. i2c->base = devm_ioremap_resource(&pdev->dev, res);
  291. i2c->mst2_offset = drv_data->mst2_offset;
  292. if (IS_ERR(i2c->base))
  293. return PTR_ERR(i2c->base);
  294. pr_debug("%s base memory %08x\n", __func__, (u32)i2c->base);
  295. i2c->dev = &pdev->dev;
  296. if (of_property_read_u32(node, "clock-frequency", &clock_freq)) {
  297. clock_freq = I2C_MAX_STANDARD_MODE_FREQ;
  298. }
  299. switch(clock_freq) {
  300. case I2C_MAX_STANDARD_MODE_FREQ:
  301. i2c->bus_freq = RTL9300_I2C_STD_FREQ;
  302. break;
  303. case I2C_MAX_FAST_MODE_FREQ:
  304. i2c->bus_freq = RTL9300_I2C_FAST_FREQ;
  305. break;
  306. default:
  307. dev_warn(i2c->dev, "clock-frequency %d not supported\n", clock_freq);
  308. return -EINVAL;
  309. }
  310. dev_info(&pdev->dev, "SCL speed %d, mode is %d\n", clock_freq, i2c->bus_freq);
  311. if (of_property_read_u32(node, "scl-pin", &pin)) {
  312. dev_warn(i2c->dev, "SCL pin not found in DT, using default\n");
  313. pin = drv_data->scl0_pin;
  314. }
  315. if (!(pin == drv_data->scl0_pin || pin == drv_data->scl1_pin)) {
  316. dev_warn(i2c->dev, "SCL pin %d not supported\n", pin);
  317. return -EINVAL;
  318. }
  319. i2c->scl_num = pin == drv_data->scl0_pin ? 0 : 1;
  320. pr_info("%s scl_num %d\n", __func__, i2c->scl_num);
  321. if (of_property_read_u32(node, "sda-pin", &pin)) {
  322. dev_warn(i2c->dev, "SDA pin not found in DT, using default \n");
  323. pin = drv_data->sda0_pin;
  324. }
  325. i2c->sda_num = pin - drv_data->sda0_pin;
  326. if (i2c->sda_num < 0 || i2c->sda_num > 7) {
  327. dev_warn(i2c->dev, "SDA pin %d not supported\n", pin);
  328. return -EINVAL;
  329. }
  330. pr_info("%s sda_num %d\n", __func__, i2c->sda_num);
  331. adap = &i2c->adap;
  332. adap->owner = THIS_MODULE;
  333. adap->algo = &rtl9300_i2c_algo;
  334. adap->retries = 3;
  335. adap->dev.parent = &pdev->dev;
  336. i2c_set_adapdata(adap, i2c);
  337. adap->dev.of_node = node;
  338. strlcpy(adap->name, dev_name(&pdev->dev), sizeof(adap->name));
  339. platform_set_drvdata(pdev, i2c);
  340. drv_data->config_io(i2c, i2c->scl_num, i2c->sda_num);
  341. ret = i2c_add_adapter(adap);
  342. return ret;
  343. }
  344. static int rtl9300_i2c_remove(struct platform_device *pdev)
  345. {
  346. struct rtl9300_i2c *i2c = platform_get_drvdata(pdev);
  347. i2c_del_adapter(&i2c->adap);
  348. return 0;
  349. }
  350. struct i2c_drv_data rtl9300_i2c_drv_data = {
  351. .scl0_pin = 8,
  352. .scl1_pin = 17,
  353. .sda0_pin = 9,
  354. .read = rtl9300_i2c_read,
  355. .read = rtl9300_i2c_write,
  356. .reg_addr_set = rtl9300_i2c_reg_addr_set,
  357. .config_xfer = rtl9300_i2c_config_xfer,
  358. .execute_xfer = rtl9300_execute_xfer,
  359. .writel = rtl9300_writel,
  360. .config_io = rtl9300_i2c_config_io,
  361. .mst2_offset = 0x1c,
  362. };
  363. struct i2c_drv_data rtl9310_i2c_drv_data = {
  364. .scl0_pin = 13,
  365. .scl1_pin = 14,
  366. .sda0_pin = 0,
  367. .read = rtl9310_i2c_read,
  368. .read = rtl9310_i2c_write,
  369. .reg_addr_set = rtl9310_i2c_reg_addr_set,
  370. .config_xfer = rtl9310_i2c_config_xfer,
  371. .execute_xfer = rtl9310_execute_xfer,
  372. .writel = rtl9310_writel,
  373. .config_io = rtl9310_i2c_config_io,
  374. .mst2_offset = 0x18,
  375. };
  376. static const struct of_device_id i2c_rtl9300_dt_ids[] = {
  377. { .compatible = "realtek,rtl9300-i2c", .data = (void *) &rtl9300_i2c_drv_data },
  378. { .compatible = "realtek,rtl9310-i2c", .data = (void *) &rtl9310_i2c_drv_data },
  379. { /* sentinel */ }
  380. };
  381. MODULE_DEVICE_TABLE(of, rtl838x_eth_of_ids);
  382. static struct platform_driver rtl9300_i2c_driver = {
  383. .probe = rtl9300_i2c_probe,
  384. .remove = rtl9300_i2c_remove,
  385. .driver = {
  386. .name = "i2c-rtl9300",
  387. .pm = NULL,
  388. .of_match_table = i2c_rtl9300_dt_ids,
  389. },
  390. };
  391. module_platform_driver(rtl9300_i2c_driver);
  392. MODULE_AUTHOR("Birger Koblitz");
  393. MODULE_DESCRIPTION("RTL9300 I2C host driver");
  394. MODULE_LICENSE("GPL v2");