2
0

033-v6.0-0001-arm64-dts-Add-DTS-files-for-bcmbca-SoC-BCM63158.patchgit 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. From 076dcedc6628c6bf92bd17bfcf8fb7b1af62bfb6 Mon Sep 17 00:00:00 2001
  2. From: William Zhang <[email protected]>
  3. Date: Wed, 1 Jun 2022 15:56:51 -0700
  4. Subject: [PATCH] arm64: dts: Add DTS files for bcmbca SoC BCM63158
  5. Add DTS for ARMv8 based broadband SoC BCM63158. bcm63158.dtsi is the
  6. SoC description DTS header and bcm963158.dts is a simple DTS file for
  7. Broadcom BCM963158 Reference board that only enable the UART port.
  8. Signed-off-by: William Zhang <[email protected]>
  9. Signed-off-by: Florian Fainelli <[email protected]>
  10. ---
  11. arch/arm64/boot/dts/broadcom/Makefile | 1 +
  12. arch/arm64/boot/dts/broadcom/bcmbca/Makefile | 2 +
  13. .../boot/dts/broadcom/bcmbca/bcm63158.dtsi | 128 ++++++++++++++++++
  14. .../boot/dts/broadcom/bcmbca/bcm963158.dts | 30 ++++
  15. 4 files changed, 161 insertions(+)
  16. create mode 100644 arch/arm64/boot/dts/broadcom/bcmbca/Makefile
  17. create mode 100644 arch/arm64/boot/dts/broadcom/bcmbca/bcm63158.dtsi
  18. create mode 100644 arch/arm64/boot/dts/broadcom/bcmbca/bcm963158.dts
  19. --- a/arch/arm64/boot/dts/broadcom/Makefile
  20. +++ b/arch/arm64/boot/dts/broadcom/Makefile
  21. @@ -7,5 +7,6 @@ dtb-$(CONFIG_ARCH_BCM2835) += bcm2711-rp
  22. bcm2837-rpi-cm3-io3.dtb
  23. subdir-y += bcm4908
  24. +subdir-y += bcmbca
  25. subdir-y += northstar2
  26. subdir-y += stingray
  27. --- /dev/null
  28. +++ b/arch/arm64/boot/dts/broadcom/bcmbca/Makefile
  29. @@ -0,0 +1,2 @@
  30. +# SPDX-License-Identifier: GPL-2.0
  31. +dtb-$(CONFIG_ARCH_BCMBCA) += bcm963158.dtb
  32. --- /dev/null
  33. +++ b/arch/arm64/boot/dts/broadcom/bcmbca/bcm63158.dtsi
  34. @@ -0,0 +1,128 @@
  35. +// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  36. +/*
  37. + * Copyright 2022 Broadcom Ltd.
  38. + */
  39. +
  40. +#include <dt-bindings/interrupt-controller/irq.h>
  41. +#include <dt-bindings/interrupt-controller/arm-gic.h>
  42. +
  43. +/ {
  44. + compatible = "brcm,bcm63158", "brcm,bcmbca";
  45. + #address-cells = <2>;
  46. + #size-cells = <2>;
  47. +
  48. + interrupt-parent = <&gic>;
  49. +
  50. + cpus {
  51. + #address-cells = <2>;
  52. + #size-cells = <0>;
  53. +
  54. + B53_0: cpu@0 {
  55. + compatible = "brcm,brahma-b53";
  56. + device_type = "cpu";
  57. + reg = <0x0 0x0>;
  58. + next-level-cache = <&L2_0>;
  59. + enable-method = "psci";
  60. + };
  61. +
  62. + B53_1: cpu@1 {
  63. + compatible = "brcm,brahma-b53";
  64. + device_type = "cpu";
  65. + reg = <0x0 0x1>;
  66. + next-level-cache = <&L2_0>;
  67. + enable-method = "psci";
  68. + };
  69. +
  70. + B53_2: cpu@2 {
  71. + compatible = "brcm,brahma-b53";
  72. + device_type = "cpu";
  73. + reg = <0x0 0x2>;
  74. + next-level-cache = <&L2_0>;
  75. + enable-method = "psci";
  76. + };
  77. +
  78. + B53_3: cpu@3 {
  79. + compatible = "brcm,brahma-b53";
  80. + device_type = "cpu";
  81. + reg = <0x0 0x3>;
  82. + next-level-cache = <&L2_0>;
  83. + enable-method = "psci";
  84. + };
  85. +
  86. + L2_0: l2-cache0 {
  87. + compatible = "cache";
  88. + };
  89. + };
  90. +
  91. + timer {
  92. + compatible = "arm,armv8-timer";
  93. + interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  94. + <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  95. + <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  96. + <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  97. + };
  98. +
  99. + pmu: pmu {
  100. + compatible = "arm,cortex-a53-pmu";
  101. + interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  102. + <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  103. + <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  104. + <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
  105. + interrupt-affinity = <&B53_0>, <&B53_1>,
  106. + <&B53_2>, <&B53_3>;
  107. + };
  108. +
  109. + clocks: clocks {
  110. + periph_clk: periph-clk {
  111. + compatible = "fixed-clock";
  112. + #clock-cells = <0>;
  113. + clock-frequency = <200000000>;
  114. + };
  115. + uart_clk: uart-clk {
  116. + compatible = "fixed-factor-clock";
  117. + #clock-cells = <0>;
  118. + clocks = <&periph_clk>;
  119. + clock-div = <4>;
  120. + clock-mult = <1>;
  121. + };
  122. + };
  123. +
  124. + psci {
  125. + compatible = "arm,psci-0.2";
  126. + method = "smc";
  127. + };
  128. +
  129. + axi@81000000 {
  130. + compatible = "simple-bus";
  131. + #address-cells = <1>;
  132. + #size-cells = <1>;
  133. + ranges = <0x0 0x0 0x81000000 0x8000>;
  134. +
  135. + gic: interrupt-controller@1000 {
  136. + compatible = "arm,gic-400";
  137. + #interrupt-cells = <3>;
  138. + interrupt-controller;
  139. + interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  140. + reg = <0x1000 0x1000>,
  141. + <0x2000 0x2000>,
  142. + <0x4000 0x2000>,
  143. + <0x6000 0x2000>;
  144. + };
  145. + };
  146. +
  147. + bus@ff800000 {
  148. + compatible = "simple-bus";
  149. + #address-cells = <1>;
  150. + #size-cells = <1>;
  151. + ranges = <0x0 0x0 0xff800000 0x800000>;
  152. +
  153. + uart0: serial@12000 {
  154. + compatible = "arm,pl011", "arm,primecell";
  155. + reg = <0x12000 0x1000>;
  156. + interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  157. + clocks = <&uart_clk>, <&uart_clk>;
  158. + clock-names = "uartclk", "apb_pclk";
  159. + status = "disabled";
  160. + };
  161. + };
  162. +};
  163. --- /dev/null
  164. +++ b/arch/arm64/boot/dts/broadcom/bcmbca/bcm963158.dts
  165. @@ -0,0 +1,30 @@
  166. +// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  167. +/*
  168. + * Copyright 2022 Broadcom Ltd.
  169. + */
  170. +
  171. +/dts-v1/;
  172. +
  173. +#include "bcm63158.dtsi"
  174. +
  175. +/ {
  176. + model = "Broadcom BCM963158 Reference Board";
  177. + compatible = "brcm,bcm963158", "brcm,bcm63158", "brcm,bcmbca";
  178. +
  179. + aliases {
  180. + serial0 = &uart0;
  181. + };
  182. +
  183. + chosen {
  184. + stdout-path = "serial0:115200n8";
  185. + };
  186. +
  187. + memory@0 {
  188. + device_type = "memory";
  189. + reg = <0x0 0x0 0x0 0x08000000>;
  190. + };
  191. +};
  192. +
  193. +&uart0 {
  194. + status = "okay";
  195. +};