033-v6.0-0002-arm64-dts-Add-DTS-files-for-bcmbca-SoC-BCM4912.patchgit 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. From 1ba56aeb391401c4cb2126c39f90b3cdbfabdb3f Mon Sep 17 00:00:00 2001
  2. From: William Zhang <[email protected]>
  3. Date: Wed, 1 Jun 2022 13:17:34 -0700
  4. Subject: [PATCH] arm64: dts: Add DTS files for bcmbca SoC BCM4912
  5. Add DTS for ARMv8 based broadband SoC BCM4912. bcm4912.dtsi is the
  6. SoC description DTS header and bcm94912.dts is a simple DTS file for
  7. Broadcom BCM94912 Reference board that only enable the UART port.
  8. Signed-off-by: William Zhang <[email protected]>
  9. Acked-by: Krzysztof Kozlowski <[email protected]>
  10. Signed-off-by: Florian Fainelli <[email protected]>
  11. ---
  12. arch/arm64/boot/dts/broadcom/bcmbca/Makefile | 3 +-
  13. .../boot/dts/broadcom/bcmbca/bcm4912.dtsi | 128 ++++++++++++++++++
  14. .../boot/dts/broadcom/bcmbca/bcm94912.dts | 30 ++++
  15. 3 files changed, 160 insertions(+), 1 deletion(-)
  16. create mode 100644 arch/arm64/boot/dts/broadcom/bcmbca/bcm4912.dtsi
  17. create mode 100644 arch/arm64/boot/dts/broadcom/bcmbca/bcm94912.dts
  18. --- a/arch/arm64/boot/dts/broadcom/bcmbca/Makefile
  19. +++ b/arch/arm64/boot/dts/broadcom/bcmbca/Makefile
  20. @@ -1,2 +1,3 @@
  21. # SPDX-License-Identifier: GPL-2.0
  22. -dtb-$(CONFIG_ARCH_BCMBCA) += bcm963158.dtb
  23. +dtb-$(CONFIG_ARCH_BCMBCA) += bcm94912.dtb \
  24. + bcm963158.dtb
  25. --- /dev/null
  26. +++ b/arch/arm64/boot/dts/broadcom/bcmbca/bcm4912.dtsi
  27. @@ -0,0 +1,128 @@
  28. +// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  29. +/*
  30. + * Copyright 2022 Broadcom Ltd.
  31. + */
  32. +
  33. +#include <dt-bindings/interrupt-controller/irq.h>
  34. +#include <dt-bindings/interrupt-controller/arm-gic.h>
  35. +
  36. +/ {
  37. + compatible = "brcm,bcm4912", "brcm,bcmbca";
  38. + #address-cells = <2>;
  39. + #size-cells = <2>;
  40. +
  41. + interrupt-parent = <&gic>;
  42. +
  43. + cpus {
  44. + #address-cells = <2>;
  45. + #size-cells = <0>;
  46. +
  47. + B53_0: cpu@0 {
  48. + compatible = "brcm,brahma-b53";
  49. + device_type = "cpu";
  50. + reg = <0x0 0x0>;
  51. + next-level-cache = <&L2_0>;
  52. + enable-method = "psci";
  53. + };
  54. +
  55. + B53_1: cpu@1 {
  56. + compatible = "brcm,brahma-b53";
  57. + device_type = "cpu";
  58. + reg = <0x0 0x1>;
  59. + next-level-cache = <&L2_0>;
  60. + enable-method = "psci";
  61. + };
  62. +
  63. + B53_2: cpu@2 {
  64. + compatible = "brcm,brahma-b53";
  65. + device_type = "cpu";
  66. + reg = <0x0 0x2>;
  67. + next-level-cache = <&L2_0>;
  68. + enable-method = "psci";
  69. + };
  70. +
  71. + B53_3: cpu@3 {
  72. + compatible = "brcm,brahma-b53";
  73. + device_type = "cpu";
  74. + reg = <0x0 0x3>;
  75. + next-level-cache = <&L2_0>;
  76. + enable-method = "psci";
  77. + };
  78. +
  79. + L2_0: l2-cache0 {
  80. + compatible = "cache";
  81. + };
  82. + };
  83. +
  84. + timer {
  85. + compatible = "arm,armv8-timer";
  86. + interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  87. + <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  88. + <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
  89. + <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
  90. + };
  91. +
  92. + pmu: pmu {
  93. + compatible = "arm,cortex-a53-pmu";
  94. + interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  95. + <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  96. + <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  97. + <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  98. + interrupt-affinity = <&B53_0>, <&B53_1>,
  99. + <&B53_2>, <&B53_3>;
  100. + };
  101. +
  102. + clocks: clocks {
  103. + periph_clk: periph-clk {
  104. + compatible = "fixed-clock";
  105. + #clock-cells = <0>;
  106. + clock-frequency = <200000000>;
  107. + };
  108. + uart_clk: uart-clk {
  109. + compatible = "fixed-factor-clock";
  110. + #clock-cells = <0>;
  111. + clocks = <&periph_clk>;
  112. + clock-div = <4>;
  113. + clock-mult = <1>;
  114. + };
  115. + };
  116. +
  117. + psci {
  118. + compatible = "arm,psci-0.2";
  119. + method = "smc";
  120. + };
  121. +
  122. + axi@81000000 {
  123. + compatible = "simple-bus";
  124. + #address-cells = <1>;
  125. + #size-cells = <1>;
  126. + ranges = <0x0 0x0 0x81000000 0x8000>;
  127. +
  128. + gic: interrupt-controller@1000 {
  129. + compatible = "arm,gic-400";
  130. + #interrupt-cells = <3>;
  131. + interrupt-controller;
  132. + interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  133. + reg = <0x1000 0x1000>,
  134. + <0x2000 0x2000>,
  135. + <0x4000 0x2000>,
  136. + <0x6000 0x2000>;
  137. + };
  138. + };
  139. +
  140. + bus@ff800000 {
  141. + compatible = "simple-bus";
  142. + #address-cells = <1>;
  143. + #size-cells = <1>;
  144. + ranges = <0x0 0x0 0xff800000 0x800000>;
  145. +
  146. + uart0: serial@12000 {
  147. + compatible = "arm,pl011", "arm,primecell";
  148. + reg = <0x12000 0x1000>;
  149. + interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  150. + clocks = <&uart_clk>, <&uart_clk>;
  151. + clock-names = "uartclk", "apb_pclk";
  152. + status = "disabled";
  153. + };
  154. + };
  155. +};
  156. --- /dev/null
  157. +++ b/arch/arm64/boot/dts/broadcom/bcmbca/bcm94912.dts
  158. @@ -0,0 +1,30 @@
  159. +// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  160. +/*
  161. + * Copyright 2022 Broadcom Ltd.
  162. + */
  163. +
  164. +/dts-v1/;
  165. +
  166. +#include "bcm4912.dtsi"
  167. +
  168. +/ {
  169. + model = "Broadcom BCM94912 Reference Board";
  170. + compatible = "brcm,bcm94912", "brcm,bcm4912", "brcm,bcmbca";
  171. +
  172. + aliases {
  173. + serial0 = &uart0;
  174. + };
  175. +
  176. + chosen {
  177. + stdout-path = "serial0:115200n8";
  178. + };
  179. +
  180. + memory@0 {
  181. + device_type = "memory";
  182. + reg = <0x0 0x0 0x0 0x08000000>;
  183. + };
  184. +};
  185. +
  186. +&uart0 {
  187. + status = "okay";
  188. +};