qca807x.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2020 Sartura Ltd.
  4. *
  5. * Author: Robert Marko <[email protected]>
  6. *
  7. * Qualcomm QCA8072 and QCA8075 PHY driver
  8. */
  9. #include <linux/version.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/phy.h>
  13. #include <linux/bitfield.h>
  14. #include <linux/ethtool_netlink.h>
  15. #include <linux/gpio.h>
  16. #include <linux/sfp.h>
  17. #include <dt-bindings/net/qcom-qca807x.h>
  18. #define PHY_ID_QCA8072 0x004dd0b2
  19. #define PHY_ID_QCA8075 0x004dd0b1
  20. #define PHY_ID_QCA807X_PSGMII 0x06820805
  21. /* Downshift */
  22. #define QCA807X_SMARTSPEED_EN BIT(5)
  23. #define QCA807X_SMARTSPEED_RETRY_LIMIT_MASK GENMASK(4, 2)
  24. #define QCA807X_SMARTSPEED_RETRY_LIMIT_DEFAULT 5
  25. #define QCA807X_SMARTSPEED_RETRY_LIMIT_MIN 2
  26. #define QCA807X_SMARTSPEED_RETRY_LIMIT_MAX 9
  27. /* Cable diagnostic test (CDT) */
  28. #define QCA807X_CDT 0x16
  29. #define QCA807X_CDT_ENABLE BIT(15)
  30. #define QCA807X_CDT_ENABLE_INTER_PAIR_SHORT BIT(13)
  31. #define QCA807X_CDT_STATUS BIT(11)
  32. #define QCA807X_CDT_MMD3_STATUS 0x8064
  33. #define QCA807X_CDT_MDI0_STATUS_MASK GENMASK(15, 12)
  34. #define QCA807X_CDT_MDI1_STATUS_MASK GENMASK(11, 8)
  35. #define QCA807X_CDT_MDI2_STATUS_MASK GENMASK(7, 4)
  36. #define QCA807X_CDT_MDI3_STATUS_MASK GENMASK(3, 0)
  37. #define QCA807X_CDT_RESULTS_INVALID 0x0
  38. #define QCA807X_CDT_RESULTS_OK 0x1
  39. #define QCA807X_CDT_RESULTS_OPEN 0x2
  40. #define QCA807X_CDT_RESULTS_SAME_SHORT 0x3
  41. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_OK 0x4
  42. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_OK 0x8
  43. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_OK 0xc
  44. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_OPEN 0x6
  45. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_OPEN 0xa
  46. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_OPEN 0xe
  47. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_SHORT 0x7
  48. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_SHORT 0xb
  49. #define QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_SHORT 0xf
  50. #define QCA807X_CDT_RESULTS_BUSY 0x9
  51. #define QCA807X_CDT_MMD3_MDI0_LENGTH 0x8065
  52. #define QCA807X_CDT_MMD3_MDI1_LENGTH 0x8066
  53. #define QCA807X_CDT_MMD3_MDI2_LENGTH 0x8067
  54. #define QCA807X_CDT_MMD3_MDI3_LENGTH 0x8068
  55. #define QCA807X_CDT_SAME_SHORT_LENGTH_MASK GENMASK(15, 8)
  56. #define QCA807X_CDT_CROSS_SHORT_LENGTH_MASK GENMASK(7, 0)
  57. #define QCA807X_CHIP_CONFIGURATION 0x1f
  58. #define QCA807X_BT_BX_REG_SEL BIT(15)
  59. #define QCA807X_BT_BX_REG_SEL_FIBER 0
  60. #define QCA807X_BT_BX_REG_SEL_COPPER 1
  61. #define QCA807X_CHIP_CONFIGURATION_MODE_CFG_MASK GENMASK(3, 0)
  62. #define QCA807X_CHIP_CONFIGURATION_MODE_QSGMII_SGMII 4
  63. #define QCA807X_CHIP_CONFIGURATION_MODE_PSGMII_FIBER 3
  64. #define QCA807X_CHIP_CONFIGURATION_MODE_PSGMII_ALL_COPPER 0
  65. #define QCA807X_MEDIA_SELECT_STATUS 0x1a
  66. #define QCA807X_MEDIA_DETECTED_COPPER BIT(5)
  67. #define QCA807X_MEDIA_DETECTED_1000_BASE_X BIT(4)
  68. #define QCA807X_MEDIA_DETECTED_100_BASE_FX BIT(3)
  69. #define QCA807X_MMD7_FIBER_MODE_AUTO_DETECTION 0x807e
  70. #define QCA807X_MMD7_FIBER_MODE_AUTO_DETECTION_EN BIT(0)
  71. #define QCA807X_MMD7_1000BASE_T_POWER_SAVE_PER_CABLE_LENGTH 0x801a
  72. #define QCA807X_CONTROL_DAC_MASK GENMASK(2, 0)
  73. #define QCA807X_MMD7_LED_100N_1 0x8074
  74. #define QCA807X_MMD7_LED_100N_2 0x8075
  75. #define QCA807X_MMD7_LED_1000N_1 0x8076
  76. #define QCA807X_MMD7_LED_1000N_2 0x8077
  77. #define QCA807X_LED_TXACT_BLK_EN_2 BIT(10)
  78. #define QCA807X_LED_RXACT_BLK_EN_2 BIT(9)
  79. #define QCA807X_LED_GT_ON_EN_2 BIT(6)
  80. #define QCA807X_LED_HT_ON_EN_2 BIT(5)
  81. #define QCA807X_LED_BT_ON_EN_2 BIT(4)
  82. #define QCA807X_GPIO_FORCE_EN BIT(15)
  83. #define QCA807X_GPIO_FORCE_MODE_MASK GENMASK(14, 13)
  84. #define QCA807X_INTR_ENABLE 0x12
  85. #define QCA807X_INTR_STATUS 0x13
  86. #define QCA807X_INTR_ENABLE_AUTONEG_ERR BIT(15)
  87. #define QCA807X_INTR_ENABLE_SPEED_CHANGED BIT(14)
  88. #define QCA807X_INTR_ENABLE_DUPLEX_CHANGED BIT(13)
  89. #define QCA807X_INTR_ENABLE_LINK_FAIL BIT(11)
  90. #define QCA807X_INTR_ENABLE_LINK_SUCCESS BIT(10)
  91. #define QCA807X_FUNCTION_CONTROL 0x10
  92. #define QCA807X_FC_MDI_CROSSOVER_MODE_MASK GENMASK(6, 5)
  93. #define QCA807X_FC_MDI_CROSSOVER_AUTO 3
  94. #define QCA807X_FC_MDI_CROSSOVER_MANUAL_MDIX 1
  95. #define QCA807X_FC_MDI_CROSSOVER_MANUAL_MDI 0
  96. #define QCA807X_PHY_SPECIFIC_STATUS 0x11
  97. #define QCA807X_SS_SPEED_AND_DUPLEX_RESOLVED BIT(11)
  98. #define QCA807X_SS_SPEED_MASK GENMASK(15, 14)
  99. #define QCA807X_SS_SPEED_1000 2
  100. #define QCA807X_SS_SPEED_100 1
  101. #define QCA807X_SS_SPEED_10 0
  102. #define QCA807X_SS_DUPLEX BIT(13)
  103. #define QCA807X_SS_MDIX BIT(6)
  104. /* PSGMII PHY specific */
  105. #define PSGMII_QSGMII_DRIVE_CONTROL_1 0xb
  106. #define PSGMII_QSGMII_TX_DRIVER_MASK GENMASK(7, 4)
  107. #define PSGMII_MODE_CTRL 0x6d
  108. #define PSGMII_MODE_CTRL_AZ_WORKAROUND_MASK BIT(0)
  109. #define PSGMII_MMD3_SERDES_CONTROL 0x805a
  110. struct qca807x_gpio_priv {
  111. struct phy_device *phy;
  112. };
  113. static int qca807x_get_downshift(struct phy_device *phydev, u8 *data)
  114. {
  115. int val, cnt, enable;
  116. val = phy_read(phydev, MII_NWAYTEST);
  117. if (val < 0)
  118. return val;
  119. enable = FIELD_GET(QCA807X_SMARTSPEED_EN, val);
  120. cnt = FIELD_GET(QCA807X_SMARTSPEED_RETRY_LIMIT_MASK, val) + 2;
  121. *data = enable ? cnt : DOWNSHIFT_DEV_DISABLE;
  122. return 0;
  123. }
  124. static int qca807x_set_downshift(struct phy_device *phydev, u8 cnt)
  125. {
  126. int ret, val;
  127. if (cnt > QCA807X_SMARTSPEED_RETRY_LIMIT_MAX ||
  128. (cnt < QCA807X_SMARTSPEED_RETRY_LIMIT_MIN && cnt != DOWNSHIFT_DEV_DISABLE))
  129. return -EINVAL;
  130. if (!cnt) {
  131. ret = phy_clear_bits(phydev, MII_NWAYTEST, QCA807X_SMARTSPEED_EN);
  132. } else {
  133. val = QCA807X_SMARTSPEED_EN;
  134. val |= FIELD_PREP(QCA807X_SMARTSPEED_RETRY_LIMIT_MASK, cnt - 2);
  135. phy_modify(phydev, MII_NWAYTEST,
  136. QCA807X_SMARTSPEED_EN |
  137. QCA807X_SMARTSPEED_RETRY_LIMIT_MASK,
  138. val);
  139. }
  140. ret = genphy_soft_reset(phydev);
  141. return ret;
  142. }
  143. static int qca807x_get_tunable(struct phy_device *phydev,
  144. struct ethtool_tunable *tuna, void *data)
  145. {
  146. switch (tuna->id) {
  147. case ETHTOOL_PHY_DOWNSHIFT:
  148. return qca807x_get_downshift(phydev, data);
  149. default:
  150. return -EOPNOTSUPP;
  151. }
  152. }
  153. static int qca807x_set_tunable(struct phy_device *phydev,
  154. struct ethtool_tunable *tuna, const void *data)
  155. {
  156. switch (tuna->id) {
  157. case ETHTOOL_PHY_DOWNSHIFT:
  158. return qca807x_set_downshift(phydev, *(const u8 *)data);
  159. default:
  160. return -EOPNOTSUPP;
  161. }
  162. }
  163. static bool qca807x_distance_valid(int result)
  164. {
  165. switch (result) {
  166. case QCA807X_CDT_RESULTS_OPEN:
  167. case QCA807X_CDT_RESULTS_SAME_SHORT:
  168. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_OK:
  169. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_OK:
  170. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_OK:
  171. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_OPEN:
  172. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_OPEN:
  173. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_OPEN:
  174. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_SHORT:
  175. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_SHORT:
  176. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_SHORT:
  177. return true;
  178. }
  179. return false;
  180. }
  181. static int qca807x_report_length(struct phy_device *phydev,
  182. int pair, int result)
  183. {
  184. int length;
  185. int ret;
  186. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, QCA807X_CDT_MMD3_MDI0_LENGTH + pair);
  187. if (ret < 0)
  188. return ret;
  189. switch (result) {
  190. case ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT:
  191. length = (FIELD_GET(QCA807X_CDT_SAME_SHORT_LENGTH_MASK, ret) * 800) / 10;
  192. break;
  193. case ETHTOOL_A_CABLE_RESULT_CODE_OPEN:
  194. case ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT:
  195. length = (FIELD_GET(QCA807X_CDT_CROSS_SHORT_LENGTH_MASK, ret) * 800) / 10;
  196. break;
  197. }
  198. ethnl_cable_test_fault_length(phydev, pair, length);
  199. return 0;
  200. }
  201. static int qca807x_cable_test_report_trans(int result)
  202. {
  203. switch (result) {
  204. case QCA807X_CDT_RESULTS_OK:
  205. return ETHTOOL_A_CABLE_RESULT_CODE_OK;
  206. case QCA807X_CDT_RESULTS_OPEN:
  207. return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
  208. case QCA807X_CDT_RESULTS_SAME_SHORT:
  209. return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
  210. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_OK:
  211. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_OK:
  212. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_OK:
  213. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_OPEN:
  214. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_OPEN:
  215. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_OPEN:
  216. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI1_SAME_SHORT:
  217. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI2_SAME_SHORT:
  218. case QCA807X_CDT_RESULTS_CROSS_SHORT_WITH_MDI3_SAME_SHORT:
  219. return ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT;
  220. default:
  221. return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
  222. }
  223. }
  224. static int qca807x_cable_test_report(struct phy_device *phydev)
  225. {
  226. int pair0, pair1, pair2, pair3;
  227. int ret;
  228. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, QCA807X_CDT_MMD3_STATUS);
  229. if (ret < 0)
  230. return ret;
  231. pair0 = FIELD_GET(QCA807X_CDT_MDI0_STATUS_MASK, ret);
  232. pair1 = FIELD_GET(QCA807X_CDT_MDI1_STATUS_MASK, ret);
  233. pair2 = FIELD_GET(QCA807X_CDT_MDI2_STATUS_MASK, ret);
  234. pair3 = FIELD_GET(QCA807X_CDT_MDI3_STATUS_MASK, ret);
  235. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_A,
  236. qca807x_cable_test_report_trans(pair0));
  237. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_B,
  238. qca807x_cable_test_report_trans(pair1));
  239. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_C,
  240. qca807x_cable_test_report_trans(pair2));
  241. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_D,
  242. qca807x_cable_test_report_trans(pair3));
  243. if (qca807x_distance_valid(pair0))
  244. qca807x_report_length(phydev, 0, qca807x_cable_test_report_trans(pair0));
  245. if (qca807x_distance_valid(pair1))
  246. qca807x_report_length(phydev, 1, qca807x_cable_test_report_trans(pair1));
  247. if (qca807x_distance_valid(pair2))
  248. qca807x_report_length(phydev, 2, qca807x_cable_test_report_trans(pair2));
  249. if (qca807x_distance_valid(pair3))
  250. qca807x_report_length(phydev, 3, qca807x_cable_test_report_trans(pair3));
  251. return 0;
  252. }
  253. static int qca807x_cable_test_get_status(struct phy_device *phydev,
  254. bool *finished)
  255. {
  256. int val;
  257. *finished = false;
  258. val = phy_read(phydev, QCA807X_CDT);
  259. if (!((val & QCA807X_CDT_ENABLE) && (val & QCA807X_CDT_STATUS))) {
  260. *finished = true;
  261. return qca807x_cable_test_report(phydev);
  262. }
  263. return 0;
  264. }
  265. static int qca807x_cable_test_start(struct phy_device *phydev)
  266. {
  267. int val, ret;
  268. val = phy_read(phydev, QCA807X_CDT);
  269. /* Enable inter-pair short check as well */
  270. val &= ~QCA807X_CDT_ENABLE_INTER_PAIR_SHORT;
  271. val |= QCA807X_CDT_ENABLE;
  272. ret = phy_write(phydev, QCA807X_CDT, val);
  273. return ret;
  274. }
  275. #ifdef CONFIG_GPIOLIB
  276. static int qca807x_gpio_get_direction(struct gpio_chip *gc, unsigned int offset)
  277. {
  278. return GPIO_LINE_DIRECTION_OUT;
  279. }
  280. static int qca807x_gpio_get_reg(unsigned int offset)
  281. {
  282. return QCA807X_MMD7_LED_100N_2 + (offset % 2) * 2;
  283. }
  284. static int qca807x_gpio_get(struct gpio_chip *gc, unsigned int offset)
  285. {
  286. struct qca807x_gpio_priv *priv = gpiochip_get_data(gc);
  287. int val;
  288. val = phy_read_mmd(priv->phy, MDIO_MMD_AN, qca807x_gpio_get_reg(offset));
  289. return FIELD_GET(QCA807X_GPIO_FORCE_MODE_MASK, val);
  290. }
  291. static void qca807x_gpio_set(struct gpio_chip *gc, unsigned int offset, int value)
  292. {
  293. struct qca807x_gpio_priv *priv = gpiochip_get_data(gc);
  294. int val;
  295. val = phy_read_mmd(priv->phy, MDIO_MMD_AN, qca807x_gpio_get_reg(offset));
  296. val &= ~QCA807X_GPIO_FORCE_MODE_MASK;
  297. val |= QCA807X_GPIO_FORCE_EN;
  298. val |= FIELD_PREP(QCA807X_GPIO_FORCE_MODE_MASK, value);
  299. phy_write_mmd(priv->phy, MDIO_MMD_AN, qca807x_gpio_get_reg(offset), val);
  300. }
  301. static int qca807x_gpio_dir_out(struct gpio_chip *gc, unsigned int offset, int value)
  302. {
  303. qca807x_gpio_set(gc, offset, value);
  304. return 0;
  305. }
  306. static int qca807x_gpio(struct phy_device *phydev)
  307. {
  308. struct device *dev = &phydev->mdio.dev;
  309. struct qca807x_gpio_priv *priv;
  310. struct gpio_chip *gc;
  311. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  312. if (!priv)
  313. return -ENOMEM;
  314. priv->phy = phydev;
  315. gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL);
  316. if (!gc)
  317. return -ENOMEM;
  318. gc->label = dev_name(dev);
  319. gc->base = -1;
  320. gc->ngpio = 2;
  321. gc->parent = dev;
  322. gc->owner = THIS_MODULE;
  323. gc->can_sleep = true;
  324. gc->get_direction = qca807x_gpio_get_direction;
  325. gc->direction_output = qca807x_gpio_dir_out;
  326. gc->get = qca807x_gpio_get;
  327. gc->set = qca807x_gpio_set;
  328. return devm_gpiochip_add_data(dev, gc, priv);
  329. }
  330. #endif
  331. static int qca807x_read_copper_status(struct phy_device *phydev)
  332. {
  333. int ss, err, old_link = phydev->link;
  334. /* Update the link, but return if there was an error */
  335. err = genphy_update_link(phydev);
  336. if (err)
  337. return err;
  338. /* why bother the PHY if nothing can have changed */
  339. if (phydev->autoneg == AUTONEG_ENABLE && old_link && phydev->link)
  340. return 0;
  341. phydev->speed = SPEED_UNKNOWN;
  342. phydev->duplex = DUPLEX_UNKNOWN;
  343. phydev->pause = 0;
  344. phydev->asym_pause = 0;
  345. err = genphy_read_lpa(phydev);
  346. if (err < 0)
  347. return err;
  348. /* Read the QCA807x PHY-Specific Status register copper page,
  349. * which indicates the speed and duplex that the PHY is actually
  350. * using, irrespective of whether we are in autoneg mode or not.
  351. */
  352. ss = phy_read(phydev, QCA807X_PHY_SPECIFIC_STATUS);
  353. if (ss < 0)
  354. return ss;
  355. if (ss & QCA807X_SS_SPEED_AND_DUPLEX_RESOLVED) {
  356. int sfc;
  357. sfc = phy_read(phydev, QCA807X_FUNCTION_CONTROL);
  358. if (sfc < 0)
  359. return sfc;
  360. switch (FIELD_GET(QCA807X_SS_SPEED_MASK, ss)) {
  361. case QCA807X_SS_SPEED_10:
  362. phydev->speed = SPEED_10;
  363. break;
  364. case QCA807X_SS_SPEED_100:
  365. phydev->speed = SPEED_100;
  366. break;
  367. case QCA807X_SS_SPEED_1000:
  368. phydev->speed = SPEED_1000;
  369. break;
  370. }
  371. if (ss & QCA807X_SS_DUPLEX)
  372. phydev->duplex = DUPLEX_FULL;
  373. else
  374. phydev->duplex = DUPLEX_HALF;
  375. if (ss & QCA807X_SS_MDIX)
  376. phydev->mdix = ETH_TP_MDI_X;
  377. else
  378. phydev->mdix = ETH_TP_MDI;
  379. switch (FIELD_GET(QCA807X_FC_MDI_CROSSOVER_MODE_MASK, sfc)) {
  380. case QCA807X_FC_MDI_CROSSOVER_MANUAL_MDI:
  381. phydev->mdix_ctrl = ETH_TP_MDI;
  382. break;
  383. case QCA807X_FC_MDI_CROSSOVER_MANUAL_MDIX:
  384. phydev->mdix_ctrl = ETH_TP_MDI_X;
  385. break;
  386. case QCA807X_FC_MDI_CROSSOVER_AUTO:
  387. phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
  388. break;
  389. }
  390. }
  391. if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete)
  392. phy_resolve_aneg_pause(phydev);
  393. return 0;
  394. }
  395. static int qca807x_read_fiber_status(struct phy_device *phydev)
  396. {
  397. int ss, err, lpa, old_link = phydev->link;
  398. /* Update the link, but return if there was an error */
  399. err = genphy_update_link(phydev);
  400. if (err)
  401. return err;
  402. /* why bother the PHY if nothing can have changed */
  403. if (phydev->autoneg == AUTONEG_ENABLE && old_link && phydev->link)
  404. return 0;
  405. phydev->speed = SPEED_UNKNOWN;
  406. phydev->duplex = DUPLEX_UNKNOWN;
  407. phydev->pause = 0;
  408. phydev->asym_pause = 0;
  409. if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete) {
  410. lpa = phy_read(phydev, MII_LPA);
  411. if (lpa < 0)
  412. return lpa;
  413. linkmode_mod_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  414. phydev->lp_advertising, lpa & LPA_LPACK);
  415. linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
  416. phydev->lp_advertising, lpa & LPA_1000XFULL);
  417. linkmode_mod_bit(ETHTOOL_LINK_MODE_Pause_BIT,
  418. phydev->lp_advertising, lpa & LPA_1000XPAUSE);
  419. linkmode_mod_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT,
  420. phydev->lp_advertising,
  421. lpa & LPA_1000XPAUSE_ASYM);
  422. phy_resolve_aneg_linkmode(phydev);
  423. }
  424. /* Read the QCA807x PHY-Specific Status register fiber page,
  425. * which indicates the speed and duplex that the PHY is actually
  426. * using, irrespective of whether we are in autoneg mode or not.
  427. */
  428. ss = phy_read(phydev, QCA807X_PHY_SPECIFIC_STATUS);
  429. if (ss < 0)
  430. return ss;
  431. if (ss & QCA807X_SS_SPEED_AND_DUPLEX_RESOLVED) {
  432. switch (FIELD_GET(QCA807X_SS_SPEED_MASK, ss)) {
  433. case QCA807X_SS_SPEED_100:
  434. phydev->speed = SPEED_100;
  435. break;
  436. case QCA807X_SS_SPEED_1000:
  437. phydev->speed = SPEED_1000;
  438. break;
  439. }
  440. if (ss & QCA807X_SS_DUPLEX)
  441. phydev->duplex = DUPLEX_FULL;
  442. else
  443. phydev->duplex = DUPLEX_HALF;
  444. }
  445. return 0;
  446. }
  447. static int qca807x_read_status(struct phy_device *phydev)
  448. {
  449. if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported)) {
  450. switch (phydev->port) {
  451. case PORT_FIBRE:
  452. return qca807x_read_fiber_status(phydev);
  453. case PORT_TP:
  454. return qca807x_read_copper_status(phydev);
  455. default:
  456. return -EINVAL;
  457. }
  458. } else
  459. return qca807x_read_copper_status(phydev);
  460. }
  461. static int qca807x_config_intr(struct phy_device *phydev)
  462. {
  463. int ret, val;
  464. val = phy_read(phydev, QCA807X_INTR_ENABLE);
  465. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  466. /* Check for combo port as it has fewer interrupts */
  467. if (phy_read(phydev, QCA807X_CHIP_CONFIGURATION)) {
  468. val |= QCA807X_INTR_ENABLE_SPEED_CHANGED;
  469. val |= QCA807X_INTR_ENABLE_LINK_FAIL;
  470. val |= QCA807X_INTR_ENABLE_LINK_SUCCESS;
  471. } else {
  472. val |= QCA807X_INTR_ENABLE_AUTONEG_ERR;
  473. val |= QCA807X_INTR_ENABLE_SPEED_CHANGED;
  474. val |= QCA807X_INTR_ENABLE_DUPLEX_CHANGED;
  475. val |= QCA807X_INTR_ENABLE_LINK_FAIL;
  476. val |= QCA807X_INTR_ENABLE_LINK_SUCCESS;
  477. }
  478. ret = phy_write(phydev, QCA807X_INTR_ENABLE, val);
  479. } else {
  480. ret = phy_write(phydev, QCA807X_INTR_ENABLE, 0);
  481. }
  482. return ret;
  483. }
  484. static irqreturn_t qca807x_handle_interrupt(struct phy_device *phydev)
  485. {
  486. int irq_status, int_enabled;
  487. irq_status = phy_read(phydev, QCA807X_INTR_STATUS);
  488. if (irq_status < 0) {
  489. phy_error(phydev);
  490. return IRQ_NONE;
  491. }
  492. /* Read the current enabled interrupts */
  493. int_enabled = phy_read(phydev, QCA807X_INTR_ENABLE);
  494. if (int_enabled < 0) {
  495. phy_error(phydev);
  496. return IRQ_NONE;
  497. }
  498. /* See if this was one of our enabled interrupts */
  499. if (!(irq_status & int_enabled))
  500. return IRQ_NONE;
  501. phy_trigger_machine(phydev);
  502. return IRQ_HANDLED;
  503. }
  504. static int qca807x_led_config(struct phy_device *phydev)
  505. {
  506. struct device_node *node = phydev->mdio.dev.of_node;
  507. bool led_config = false;
  508. int val;
  509. val = phy_read_mmd(phydev, MDIO_MMD_AN, QCA807X_MMD7_LED_1000N_1);
  510. if (val < 0)
  511. return val;
  512. if (of_property_read_bool(node, "qcom,single-led-1000")) {
  513. val |= QCA807X_LED_TXACT_BLK_EN_2;
  514. val |= QCA807X_LED_RXACT_BLK_EN_2;
  515. val |= QCA807X_LED_GT_ON_EN_2;
  516. led_config = true;
  517. }
  518. if (of_property_read_bool(node, "qcom,single-led-100")) {
  519. val |= QCA807X_LED_HT_ON_EN_2;
  520. led_config = true;
  521. }
  522. if (of_property_read_bool(node, "qcom,single-led-10")) {
  523. val |= QCA807X_LED_BT_ON_EN_2;
  524. led_config = true;
  525. }
  526. if (led_config)
  527. return phy_write_mmd(phydev, MDIO_MMD_AN, QCA807X_MMD7_LED_1000N_1, val);
  528. else
  529. return 0;
  530. }
  531. static int qca807x_sfp_insert(void *upstream, const struct sfp_eeprom_id *id)
  532. {
  533. struct phy_device *phydev = upstream;
  534. __ETHTOOL_DECLARE_LINK_MODE_MASK(support) = { 0, };
  535. phy_interface_t iface;
  536. int ret;
  537. #if LINUX_VERSION_CODE >= KERNEL_VERSION(6,1,0)
  538. DECLARE_PHY_INTERFACE_MASK(interfaces);
  539. sfp_parse_support(phydev->sfp_bus, id, support, interfaces);
  540. #else
  541. sfp_parse_support(phydev->sfp_bus, id, support);
  542. #endif
  543. iface = sfp_select_interface(phydev->sfp_bus, support);
  544. dev_info(&phydev->mdio.dev, "%s SFP module inserted\n", phy_modes(iface));
  545. switch (iface) {
  546. case PHY_INTERFACE_MODE_1000BASEX:
  547. case PHY_INTERFACE_MODE_100BASEX:
  548. /* Set PHY mode to PSGMII combo (1/4 copper + combo ports) mode */
  549. ret = phy_modify(phydev,
  550. QCA807X_CHIP_CONFIGURATION,
  551. QCA807X_CHIP_CONFIGURATION_MODE_CFG_MASK,
  552. QCA807X_CHIP_CONFIGURATION_MODE_PSGMII_FIBER);
  553. /* Enable fiber mode autodection (1000Base-X or 100Base-FX) */
  554. ret = phy_set_bits_mmd(phydev,
  555. MDIO_MMD_AN,
  556. QCA807X_MMD7_FIBER_MODE_AUTO_DETECTION,
  557. QCA807X_MMD7_FIBER_MODE_AUTO_DETECTION_EN);
  558. /* Select fiber page */
  559. ret = phy_clear_bits(phydev,
  560. QCA807X_CHIP_CONFIGURATION,
  561. QCA807X_BT_BX_REG_SEL);
  562. phydev->port = PORT_FIBRE;
  563. break;
  564. default:
  565. dev_err(&phydev->mdio.dev, "Incompatible SFP module inserted\n");
  566. return -EINVAL;
  567. }
  568. return ret;
  569. }
  570. static void qca807x_sfp_remove(void *upstream)
  571. {
  572. struct phy_device *phydev = upstream;
  573. /* Select copper page */
  574. phy_set_bits(phydev,
  575. QCA807X_CHIP_CONFIGURATION,
  576. QCA807X_BT_BX_REG_SEL);
  577. phydev->port = PORT_TP;
  578. }
  579. static const struct sfp_upstream_ops qca807x_sfp_ops = {
  580. .attach = phy_sfp_attach,
  581. .detach = phy_sfp_detach,
  582. .module_insert = qca807x_sfp_insert,
  583. .module_remove = qca807x_sfp_remove,
  584. };
  585. static int qca807x_config(struct phy_device *phydev)
  586. {
  587. struct device_node *node = phydev->mdio.dev.of_node;
  588. int control_dac, ret = 0;
  589. u32 of_control_dac;
  590. /* Check for Combo port */
  591. if (phy_read(phydev, QCA807X_CHIP_CONFIGURATION)) {
  592. int psgmii_serdes;
  593. /* Prevent PSGMII going into hibernation via PSGMII self test */
  594. psgmii_serdes = phy_read_mmd(phydev, MDIO_MMD_PCS, PSGMII_MMD3_SERDES_CONTROL);
  595. psgmii_serdes &= ~BIT(1);
  596. ret = phy_write_mmd(phydev, MDIO_MMD_PCS,
  597. PSGMII_MMD3_SERDES_CONTROL,
  598. psgmii_serdes);
  599. }
  600. if (!of_property_read_u32(node, "qcom,control-dac", &of_control_dac)) {
  601. control_dac = phy_read_mmd(phydev, MDIO_MMD_AN,
  602. QCA807X_MMD7_1000BASE_T_POWER_SAVE_PER_CABLE_LENGTH);
  603. control_dac &= ~QCA807X_CONTROL_DAC_MASK;
  604. control_dac |= FIELD_PREP(QCA807X_CONTROL_DAC_MASK, of_control_dac);
  605. ret = phy_write_mmd(phydev, MDIO_MMD_AN,
  606. QCA807X_MMD7_1000BASE_T_POWER_SAVE_PER_CABLE_LENGTH,
  607. control_dac);
  608. }
  609. /* Optionally configure LED-s */
  610. if (IS_ENABLED(CONFIG_GPIOLIB)) {
  611. /* Check whether PHY-s pins are used as GPIO-s */
  612. if (!of_property_read_bool(node, "gpio-controller"))
  613. ret = qca807x_led_config(phydev);
  614. } else {
  615. ret = qca807x_led_config(phydev);
  616. }
  617. return ret;
  618. }
  619. static int qca807x_probe(struct phy_device *phydev)
  620. {
  621. struct device_node *node = phydev->mdio.dev.of_node;
  622. int ret = 0;
  623. if (IS_ENABLED(CONFIG_GPIOLIB)) {
  624. /* Do not register a GPIO controller unless flagged for it */
  625. if (of_property_read_bool(node, "gpio-controller"))
  626. ret = qca807x_gpio(phydev);
  627. }
  628. /* Attach SFP bus on combo port*/
  629. if (phy_read(phydev, QCA807X_CHIP_CONFIGURATION)) {
  630. ret = phy_sfp_probe(phydev, &qca807x_sfp_ops);
  631. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported);
  632. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->advertising);
  633. }
  634. return ret;
  635. }
  636. static int qca807x_psgmii_config(struct phy_device *phydev)
  637. {
  638. struct device_node *node = phydev->mdio.dev.of_node;
  639. int tx_amp, ret = 0;
  640. u32 tx_driver_strength;
  641. /* Workaround to enable AZ transmitting ability */
  642. ret = phy_clear_bits_mmd(phydev,
  643. MDIO_MMD_PMAPMD,
  644. PSGMII_MODE_CTRL,
  645. PSGMII_MODE_CTRL_AZ_WORKAROUND_MASK);
  646. /* PSGMII/QSGMII TX amp set to DT defined value instead of default 600mV */
  647. if (!of_property_read_u32(node, "qcom,tx-driver-strength", &tx_driver_strength)) {
  648. tx_amp = phy_read(phydev, PSGMII_QSGMII_DRIVE_CONTROL_1);
  649. tx_amp &= ~PSGMII_QSGMII_TX_DRIVER_MASK;
  650. tx_amp |= FIELD_PREP(PSGMII_QSGMII_TX_DRIVER_MASK, tx_driver_strength);
  651. ret = phy_write(phydev, PSGMII_QSGMII_DRIVE_CONTROL_1, tx_amp);
  652. }
  653. return ret;
  654. }
  655. static struct phy_driver qca807x_drivers[] = {
  656. {
  657. PHY_ID_MATCH_EXACT(PHY_ID_QCA8072),
  658. .name = "Qualcomm QCA8072",
  659. .flags = PHY_POLL_CABLE_TEST,
  660. /* PHY_GBIT_FEATURES */
  661. .probe = qca807x_probe,
  662. .config_init = qca807x_config,
  663. .read_status = qca807x_read_status,
  664. .config_intr = qca807x_config_intr,
  665. .handle_interrupt = qca807x_handle_interrupt,
  666. .soft_reset = genphy_soft_reset,
  667. .get_tunable = qca807x_get_tunable,
  668. .set_tunable = qca807x_set_tunable,
  669. .resume = genphy_resume,
  670. .suspend = genphy_suspend,
  671. .cable_test_start = qca807x_cable_test_start,
  672. .cable_test_get_status = qca807x_cable_test_get_status,
  673. },
  674. {
  675. PHY_ID_MATCH_EXACT(PHY_ID_QCA8075),
  676. .name = "Qualcomm QCA8075",
  677. .flags = PHY_POLL_CABLE_TEST,
  678. /* PHY_GBIT_FEATURES */
  679. .probe = qca807x_probe,
  680. .config_init = qca807x_config,
  681. .read_status = qca807x_read_status,
  682. .config_intr = qca807x_config_intr,
  683. .handle_interrupt = qca807x_handle_interrupt,
  684. .soft_reset = genphy_soft_reset,
  685. .get_tunable = qca807x_get_tunable,
  686. .set_tunable = qca807x_set_tunable,
  687. .resume = genphy_resume,
  688. .suspend = genphy_suspend,
  689. .cable_test_start = qca807x_cable_test_start,
  690. .cable_test_get_status = qca807x_cable_test_get_status,
  691. },
  692. {
  693. PHY_ID_MATCH_EXACT(PHY_ID_QCA807X_PSGMII),
  694. .name = "Qualcomm QCA807x PSGMII",
  695. .probe = qca807x_psgmii_config,
  696. },
  697. };
  698. module_phy_driver(qca807x_drivers);
  699. static struct mdio_device_id __maybe_unused qca807x_tbl[] = {
  700. { PHY_ID_MATCH_EXACT(PHY_ID_QCA8072) },
  701. { PHY_ID_MATCH_EXACT(PHY_ID_QCA8075) },
  702. { PHY_ID_MATCH_MODEL(PHY_ID_QCA807X_PSGMII) },
  703. { }
  704. };
  705. MODULE_AUTHOR("Robert Marko");
  706. MODULE_DESCRIPTION("Qualcomm QCA807x PHY driver");
  707. MODULE_DEVICE_TABLE(mdio, qca807x_tbl);
  708. MODULE_LICENSE("GPL");