0107-usb-mtu3-support-36-bit-DMA-address.patch 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. From d366bf086a61b7a895d8819a3c1349b9c6b8e40f Mon Sep 17 00:00:00 2001
  2. From: Chunfeng Yun <[email protected]>
  3. Date: Fri, 13 Oct 2017 17:10:41 +0800
  4. Subject: [PATCH 107/224] usb: mtu3: support 36-bit DMA address
  5. add support for 36-bit DMA address
  6. [ Felipe Balbi: fix printk format for dma_addr_t ]
  7. Signed-off-by: Chunfeng Yun <[email protected]>
  8. Signed-off-by: Felipe Balbi <[email protected]>
  9. ---
  10. drivers/usb/mtu3/mtu3.h | 17 ++++++-
  11. drivers/usb/mtu3/mtu3_core.c | 34 +++++++++++++-
  12. drivers/usb/mtu3/mtu3_hw_regs.h | 10 ++++
  13. drivers/usb/mtu3/mtu3_qmu.c | 102 +++++++++++++++++++++++++++++++++-------
  14. 4 files changed, 142 insertions(+), 21 deletions(-)
  15. --- a/drivers/usb/mtu3/mtu3.h
  16. +++ b/drivers/usb/mtu3/mtu3.h
  17. @@ -46,6 +46,9 @@ struct mtu3_request;
  18. #define MU3D_EP_RXCR1(epnum) (U3D_RX1CSR1 + (((epnum) - 1) * 0x10))
  19. #define MU3D_EP_RXCR2(epnum) (U3D_RX1CSR2 + (((epnum) - 1) * 0x10))
  20. +#define USB_QMU_TQHIAR(epnum) (U3D_TXQHIAR1 + (((epnum) - 1) * 0x4))
  21. +#define USB_QMU_RQHIAR(epnum) (U3D_RXQHIAR1 + (((epnum) - 1) * 0x4))
  22. +
  23. #define USB_QMU_RQCSR(epnum) (U3D_RXQCSR1 + (((epnum) - 1) * 0x10))
  24. #define USB_QMU_RQSAR(epnum) (U3D_RXQSAR1 + (((epnum) - 1) * 0x10))
  25. #define USB_QMU_RQCPR(epnum) (U3D_RXQCPR1 + (((epnum) - 1) * 0x10))
  26. @@ -138,23 +141,33 @@ struct mtu3_fifo_info {
  27. * Checksum value is calculated over the 16 bytes of the GPD by default;
  28. * @data_buf_len (RX ONLY): This value indicates the length of
  29. * the assigned data buffer
  30. + * @tx_ext_addr (TX ONLY): [3:0] are 4 extension bits of @buffer,
  31. + * [7:4] are 4 extension bits of @next_gpd
  32. * @next_gpd: Physical address of the next GPD
  33. * @buffer: Physical address of the data buffer
  34. * @buf_len:
  35. * (TX): This value indicates the length of the assigned data buffer
  36. * (RX): The total length of data received
  37. * @ext_len: reserved
  38. + * @rx_ext_addr(RX ONLY): [3:0] are 4 extension bits of @buffer,
  39. + * [7:4] are 4 extension bits of @next_gpd
  40. * @ext_flag:
  41. * bit5 (TX ONLY): Zero Length Packet (ZLP),
  42. */
  43. struct qmu_gpd {
  44. __u8 flag;
  45. __u8 chksum;
  46. - __le16 data_buf_len;
  47. + union {
  48. + __le16 data_buf_len;
  49. + __le16 tx_ext_addr;
  50. + };
  51. __le32 next_gpd;
  52. __le32 buffer;
  53. __le16 buf_len;
  54. - __u8 ext_len;
  55. + union {
  56. + __u8 ext_len;
  57. + __u8 rx_ext_addr;
  58. + };
  59. __u8 ext_flag;
  60. } __packed;
  61. --- a/drivers/usb/mtu3/mtu3_core.c
  62. +++ b/drivers/usb/mtu3/mtu3_core.c
  63. @@ -17,6 +17,7 @@
  64. *
  65. */
  66. +#include <linux/dma-mapping.h>
  67. #include <linux/kernel.h>
  68. #include <linux/module.h>
  69. #include <linux/of_address.h>
  70. @@ -761,7 +762,31 @@ static void mtu3_hw_exit(struct mtu3 *mt
  71. mtu3_mem_free(mtu);
  72. }
  73. -/*-------------------------------------------------------------------------*/
  74. +/**
  75. + * we set 32-bit DMA mask by default, here check whether the controller
  76. + * supports 36-bit DMA or not, if it does, set 36-bit DMA mask.
  77. + */
  78. +static int mtu3_set_dma_mask(struct mtu3 *mtu)
  79. +{
  80. + struct device *dev = mtu->dev;
  81. + bool is_36bit = false;
  82. + int ret = 0;
  83. + u32 value;
  84. +
  85. + value = mtu3_readl(mtu->mac_base, U3D_MISC_CTRL);
  86. + if (value & DMA_ADDR_36BIT) {
  87. + is_36bit = true;
  88. + ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  89. + /* If set 36-bit DMA mask fails, fall back to 32-bit DMA mask */
  90. + if (ret) {
  91. + is_36bit = false;
  92. + ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  93. + }
  94. + }
  95. + dev_info(dev, "dma mask: %s bits\n", is_36bit ? "36" : "32");
  96. +
  97. + return ret;
  98. +}
  99. int ssusb_gadget_init(struct ssusb_mtk *ssusb)
  100. {
  101. @@ -822,6 +847,12 @@ int ssusb_gadget_init(struct ssusb_mtk *
  102. return ret;
  103. }
  104. + ret = mtu3_set_dma_mask(mtu);
  105. + if (ret) {
  106. + dev_err(dev, "mtu3 set dma_mask failed:%d\n", ret);
  107. + goto dma_mask_err;
  108. + }
  109. +
  110. ret = devm_request_irq(dev, mtu->irq, mtu3_irq, 0, dev_name(dev), mtu);
  111. if (ret) {
  112. dev_err(dev, "request irq %d failed!\n", mtu->irq);
  113. @@ -847,6 +878,7 @@ int ssusb_gadget_init(struct ssusb_mtk *
  114. gadget_err:
  115. device_init_wakeup(dev, false);
  116. +dma_mask_err:
  117. irq_err:
  118. mtu3_hw_exit(mtu);
  119. ssusb->u3d = NULL;
  120. --- a/drivers/usb/mtu3/mtu3_hw_regs.h
  121. +++ b/drivers/usb/mtu3/mtu3_hw_regs.h
  122. @@ -58,6 +58,8 @@
  123. #define U3D_QCR1 (SSUSB_DEV_BASE + 0x0404)
  124. #define U3D_QCR2 (SSUSB_DEV_BASE + 0x0408)
  125. #define U3D_QCR3 (SSUSB_DEV_BASE + 0x040C)
  126. +#define U3D_TXQHIAR1 (SSUSB_DEV_BASE + 0x0484)
  127. +#define U3D_RXQHIAR1 (SSUSB_DEV_BASE + 0x04C4)
  128. #define U3D_TXQCSR1 (SSUSB_DEV_BASE + 0x0510)
  129. #define U3D_TXQSAR1 (SSUSB_DEV_BASE + 0x0514)
  130. @@ -189,6 +191,13 @@
  131. #define QMU_RX_COZ(x) (BIT(16) << (x))
  132. #define QMU_RX_ZLP(x) (BIT(0) << (x))
  133. +/* U3D_TXQHIAR1 */
  134. +/* U3D_RXQHIAR1 */
  135. +#define QMU_LAST_DONE_PTR_HI(x) (((x) >> 16) & 0xf)
  136. +#define QMU_CUR_GPD_ADDR_HI(x) (((x) >> 8) & 0xf)
  137. +#define QMU_START_ADDR_HI_MSK GENMASK(3, 0)
  138. +#define QMU_START_ADDR_HI(x) (((x) & 0xf) << 0)
  139. +
  140. /* U3D_TXQCSR1 */
  141. /* U3D_RXQCSR1 */
  142. #define QMU_Q_ACTIVE BIT(15)
  143. @@ -225,6 +234,7 @@
  144. #define CAP_TX_EP_NUM(x) ((x) & 0x1f)
  145. /* U3D_MISC_CTRL */
  146. +#define DMA_ADDR_36BIT BIT(31)
  147. #define VBUS_ON BIT(1)
  148. #define VBUS_FRC_EN BIT(0)
  149. --- a/drivers/usb/mtu3/mtu3_qmu.c
  150. +++ b/drivers/usb/mtu3/mtu3_qmu.c
  151. @@ -40,7 +40,58 @@
  152. #define GPD_FLAGS_IOC BIT(7)
  153. #define GPD_EXT_FLAG_ZLP BIT(5)
  154. +#define GPD_EXT_NGP(x) (((x) & 0xf) << 4)
  155. +#define GPD_EXT_BUF(x) (((x) & 0xf) << 0)
  156. +#define HILO_GEN64(hi, lo) (((u64)(hi) << 32) + (lo))
  157. +#define HILO_DMA(hi, lo) \
  158. + ((dma_addr_t)HILO_GEN64((le32_to_cpu(hi)), (le32_to_cpu(lo))))
  159. +
  160. +static dma_addr_t read_txq_cur_addr(void __iomem *mbase, u8 epnum)
  161. +{
  162. + u32 txcpr;
  163. + u32 txhiar;
  164. +
  165. + txcpr = mtu3_readl(mbase, USB_QMU_TQCPR(epnum));
  166. + txhiar = mtu3_readl(mbase, USB_QMU_TQHIAR(epnum));
  167. +
  168. + return HILO_DMA(QMU_CUR_GPD_ADDR_HI(txhiar), txcpr);
  169. +}
  170. +
  171. +static dma_addr_t read_rxq_cur_addr(void __iomem *mbase, u8 epnum)
  172. +{
  173. + u32 rxcpr;
  174. + u32 rxhiar;
  175. +
  176. + rxcpr = mtu3_readl(mbase, USB_QMU_RQCPR(epnum));
  177. + rxhiar = mtu3_readl(mbase, USB_QMU_RQHIAR(epnum));
  178. +
  179. + return HILO_DMA(QMU_CUR_GPD_ADDR_HI(rxhiar), rxcpr);
  180. +}
  181. +
  182. +static void write_txq_start_addr(void __iomem *mbase, u8 epnum, dma_addr_t dma)
  183. +{
  184. + u32 tqhiar;
  185. +
  186. + mtu3_writel(mbase, USB_QMU_TQSAR(epnum),
  187. + cpu_to_le32(lower_32_bits(dma)));
  188. + tqhiar = mtu3_readl(mbase, USB_QMU_TQHIAR(epnum));
  189. + tqhiar &= ~QMU_START_ADDR_HI_MSK;
  190. + tqhiar |= QMU_START_ADDR_HI(upper_32_bits(dma));
  191. + mtu3_writel(mbase, USB_QMU_TQHIAR(epnum), tqhiar);
  192. +}
  193. +
  194. +static void write_rxq_start_addr(void __iomem *mbase, u8 epnum, dma_addr_t dma)
  195. +{
  196. + u32 rqhiar;
  197. +
  198. + mtu3_writel(mbase, USB_QMU_RQSAR(epnum),
  199. + cpu_to_le32(lower_32_bits(dma)));
  200. + rqhiar = mtu3_readl(mbase, USB_QMU_RQHIAR(epnum));
  201. + rqhiar &= ~QMU_START_ADDR_HI_MSK;
  202. + rqhiar |= QMU_START_ADDR_HI(upper_32_bits(dma));
  203. + mtu3_writel(mbase, USB_QMU_RQHIAR(epnum), rqhiar);
  204. +}
  205. static struct qmu_gpd *gpd_dma_to_virt(struct mtu3_gpd_ring *ring,
  206. dma_addr_t dma_addr)
  207. @@ -193,21 +244,27 @@ static int mtu3_prepare_tx_gpd(struct mt
  208. struct mtu3_gpd_ring *ring = &mep->gpd_ring;
  209. struct qmu_gpd *gpd = ring->enqueue;
  210. struct usb_request *req = &mreq->request;
  211. + dma_addr_t enq_dma;
  212. + u16 ext_addr;
  213. /* set all fields to zero as default value */
  214. memset(gpd, 0, sizeof(*gpd));
  215. - gpd->buffer = cpu_to_le32((u32)req->dma);
  216. + gpd->buffer = cpu_to_le32(lower_32_bits(req->dma));
  217. + ext_addr = GPD_EXT_BUF(upper_32_bits(req->dma));
  218. gpd->buf_len = cpu_to_le16(req->length);
  219. gpd->flag |= GPD_FLAGS_IOC;
  220. /* get the next GPD */
  221. enq = advance_enq_gpd(ring);
  222. - dev_dbg(mep->mtu->dev, "TX-EP%d queue gpd=%p, enq=%p\n",
  223. - mep->epnum, gpd, enq);
  224. + enq_dma = gpd_virt_to_dma(ring, enq);
  225. + dev_dbg(mep->mtu->dev, "TX-EP%d queue gpd=%p, enq=%p, qdma=%pad\n",
  226. + mep->epnum, gpd, enq, enq_dma);
  227. enq->flag &= ~GPD_FLAGS_HWO;
  228. - gpd->next_gpd = cpu_to_le32((u32)gpd_virt_to_dma(ring, enq));
  229. + gpd->next_gpd = cpu_to_le32(lower_32_bits(enq_dma));
  230. + ext_addr |= GPD_EXT_NGP(upper_32_bits(enq_dma));
  231. + gpd->tx_ext_addr = cpu_to_le16(ext_addr);
  232. if (req->zero)
  233. gpd->ext_flag |= GPD_EXT_FLAG_ZLP;
  234. @@ -226,21 +283,27 @@ static int mtu3_prepare_rx_gpd(struct mt
  235. struct mtu3_gpd_ring *ring = &mep->gpd_ring;
  236. struct qmu_gpd *gpd = ring->enqueue;
  237. struct usb_request *req = &mreq->request;
  238. + dma_addr_t enq_dma;
  239. + u16 ext_addr;
  240. /* set all fields to zero as default value */
  241. memset(gpd, 0, sizeof(*gpd));
  242. - gpd->buffer = cpu_to_le32((u32)req->dma);
  243. + gpd->buffer = cpu_to_le32(lower_32_bits(req->dma));
  244. + ext_addr = GPD_EXT_BUF(upper_32_bits(req->dma));
  245. gpd->data_buf_len = cpu_to_le16(req->length);
  246. gpd->flag |= GPD_FLAGS_IOC;
  247. /* get the next GPD */
  248. enq = advance_enq_gpd(ring);
  249. - dev_dbg(mep->mtu->dev, "RX-EP%d queue gpd=%p, enq=%p\n",
  250. - mep->epnum, gpd, enq);
  251. + enq_dma = gpd_virt_to_dma(ring, enq);
  252. + dev_dbg(mep->mtu->dev, "RX-EP%d queue gpd=%p, enq=%p, qdma=%pad\n",
  253. + mep->epnum, gpd, enq, enq_dma);
  254. enq->flag &= ~GPD_FLAGS_HWO;
  255. - gpd->next_gpd = cpu_to_le32((u32)gpd_virt_to_dma(ring, enq));
  256. + gpd->next_gpd = cpu_to_le32(lower_32_bits(enq_dma));
  257. + ext_addr |= GPD_EXT_NGP(upper_32_bits(enq_dma));
  258. + gpd->rx_ext_addr = cpu_to_le16(ext_addr);
  259. gpd->chksum = qmu_calc_checksum((u8 *)gpd);
  260. gpd->flag |= GPD_FLAGS_HWO;
  261. @@ -267,8 +330,8 @@ int mtu3_qmu_start(struct mtu3_ep *mep)
  262. if (mep->is_in) {
  263. /* set QMU start address */
  264. - mtu3_writel(mbase, USB_QMU_TQSAR(mep->epnum), ring->dma);
  265. - mtu3_setbits(mbase, MU3D_EP_TXCR0(mep->epnum), TX_DMAREQEN);
  266. + write_txq_start_addr(mbase, epnum, ring->dma);
  267. + mtu3_setbits(mbase, MU3D_EP_TXCR0(epnum), TX_DMAREQEN);
  268. mtu3_setbits(mbase, U3D_QCR0, QMU_TX_CS_EN(epnum));
  269. /* send zero length packet according to ZLP flag in GPD */
  270. mtu3_setbits(mbase, U3D_QCR1, QMU_TX_ZLP(epnum));
  271. @@ -282,8 +345,8 @@ int mtu3_qmu_start(struct mtu3_ep *mep)
  272. mtu3_writel(mbase, USB_QMU_TQCSR(epnum), QMU_Q_START);
  273. } else {
  274. - mtu3_writel(mbase, USB_QMU_RQSAR(mep->epnum), ring->dma);
  275. - mtu3_setbits(mbase, MU3D_EP_RXCR0(mep->epnum), RX_DMAREQEN);
  276. + write_rxq_start_addr(mbase, epnum, ring->dma);
  277. + mtu3_setbits(mbase, MU3D_EP_RXCR0(epnum), RX_DMAREQEN);
  278. mtu3_setbits(mbase, U3D_QCR0, QMU_RX_CS_EN(epnum));
  279. /* don't expect ZLP */
  280. mtu3_clrbits(mbase, U3D_QCR3, QMU_RX_ZLP(epnum));
  281. @@ -353,9 +416,9 @@ static void qmu_tx_zlp_error_handler(str
  282. struct mtu3_gpd_ring *ring = &mep->gpd_ring;
  283. void __iomem *mbase = mtu->mac_base;
  284. struct qmu_gpd *gpd_current = NULL;
  285. - dma_addr_t gpd_dma = mtu3_readl(mbase, USB_QMU_TQCPR(epnum));
  286. struct usb_request *req = NULL;
  287. struct mtu3_request *mreq;
  288. + dma_addr_t cur_gpd_dma;
  289. u32 txcsr = 0;
  290. int ret;
  291. @@ -365,7 +428,8 @@ static void qmu_tx_zlp_error_handler(str
  292. else
  293. return;
  294. - gpd_current = gpd_dma_to_virt(ring, gpd_dma);
  295. + cur_gpd_dma = read_txq_cur_addr(mbase, epnum);
  296. + gpd_current = gpd_dma_to_virt(ring, cur_gpd_dma);
  297. if (le16_to_cpu(gpd_current->buf_len) != 0) {
  298. dev_err(mtu->dev, "TX EP%d buffer length error(!=0)\n", epnum);
  299. @@ -408,12 +472,13 @@ static void qmu_done_tx(struct mtu3 *mtu
  300. void __iomem *mbase = mtu->mac_base;
  301. struct qmu_gpd *gpd = ring->dequeue;
  302. struct qmu_gpd *gpd_current = NULL;
  303. - dma_addr_t gpd_dma = mtu3_readl(mbase, USB_QMU_TQCPR(epnum));
  304. struct usb_request *request = NULL;
  305. struct mtu3_request *mreq;
  306. + dma_addr_t cur_gpd_dma;
  307. /*transfer phy address got from QMU register to virtual address */
  308. - gpd_current = gpd_dma_to_virt(ring, gpd_dma);
  309. + cur_gpd_dma = read_txq_cur_addr(mbase, epnum);
  310. + gpd_current = gpd_dma_to_virt(ring, cur_gpd_dma);
  311. dev_dbg(mtu->dev, "%s EP%d, last=%p, current=%p, enq=%p\n",
  312. __func__, epnum, gpd, gpd_current, ring->enqueue);
  313. @@ -446,11 +511,12 @@ static void qmu_done_rx(struct mtu3 *mtu
  314. void __iomem *mbase = mtu->mac_base;
  315. struct qmu_gpd *gpd = ring->dequeue;
  316. struct qmu_gpd *gpd_current = NULL;
  317. - dma_addr_t gpd_dma = mtu3_readl(mbase, USB_QMU_RQCPR(epnum));
  318. struct usb_request *req = NULL;
  319. struct mtu3_request *mreq;
  320. + dma_addr_t cur_gpd_dma;
  321. - gpd_current = gpd_dma_to_virt(ring, gpd_dma);
  322. + cur_gpd_dma = read_rxq_cur_addr(mbase, epnum);
  323. + gpd_current = gpd_dma_to_virt(ring, cur_gpd_dma);
  324. dev_dbg(mtu->dev, "%s EP%d, last=%p, current=%p, enq=%p\n",
  325. __func__, epnum, gpd, gpd_current, ring->enqueue);