802-phy-phy-mtk-tphy-add-auto-load-valid-check-mechanism.patch 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. From 1d5819e90f2ef6dead11809744372a9863227a92 Mon Sep 17 00:00:00 2001
  2. From: Zhanyong Wang <[email protected]>
  3. Date: Tue, 25 Jan 2022 19:03:34 +0800
  4. Subject: [PATCH 5/5] phy: phy-mtk-tphy: add auto-load-valid check mechanism
  5. support
  6. add auto-load-valid check mechanism support
  7. Signed-off-by: Zhanyong Wang <[email protected]>
  8. ---
  9. drivers/phy/mediatek/phy-mtk-tphy.c | 67 +++++++++++++++++++++++++++--
  10. 1 file changed, 64 insertions(+), 3 deletions(-)
  11. --- a/drivers/phy/mediatek/phy-mtk-tphy.c
  12. +++ b/drivers/phy/mediatek/phy-mtk-tphy.c
  13. @@ -376,9 +376,13 @@ struct mtk_phy_instance {
  14. u32 type_sw_reg;
  15. u32 type_sw_index;
  16. u32 efuse_sw_en;
  17. + bool efuse_alv_en;
  18. + u32 efuse_autoloadvalid;
  19. u32 efuse_intr;
  20. u32 efuse_tx_imp;
  21. u32 efuse_rx_imp;
  22. + bool efuse_alv_ln1_en;
  23. + u32 efuse_ln1_autoloadvalid;
  24. u32 efuse_intr_ln1;
  25. u32 efuse_tx_imp_ln1;
  26. u32 efuse_rx_imp_ln1;
  27. @@ -1126,6 +1130,7 @@ static int phy_efuse_get(struct mtk_tphy
  28. {
  29. struct device *dev = &instance->phy->dev;
  30. int ret = 0;
  31. + bool alv = false;
  32. /* tphy v1 doesn't support sw efuse, skip it */
  33. if (!tphy->pdata->sw_efuse_supported) {
  34. @@ -1140,6 +1145,20 @@ static int phy_efuse_get(struct mtk_tphy
  35. switch (instance->type) {
  36. case PHY_TYPE_USB2:
  37. + alv = of_property_read_bool(dev->of_node, "auto_load_valid");
  38. + if (alv) {
  39. + instance->efuse_alv_en = alv;
  40. + ret = nvmem_cell_read_variable_le_u32(dev, "auto_load_valid",
  41. + &instance->efuse_autoloadvalid);
  42. + if (ret) {
  43. + dev_err(dev, "fail to get u2 alv efuse, %d\n", ret);
  44. + break;
  45. + }
  46. + dev_info(dev,
  47. + "u2 auto load valid efuse: ENABLE with value: %u\n",
  48. + instance->efuse_autoloadvalid);
  49. + }
  50. +
  51. ret = nvmem_cell_read_variable_le_u32(dev, "intr", &instance->efuse_intr);
  52. if (ret) {
  53. dev_err(dev, "fail to get u2 intr efuse, %d\n", ret);
  54. @@ -1158,6 +1177,20 @@ static int phy_efuse_get(struct mtk_tphy
  55. case PHY_TYPE_USB3:
  56. case PHY_TYPE_PCIE:
  57. + alv = of_property_read_bool(dev->of_node, "auto_load_valid");
  58. + if (alv) {
  59. + instance->efuse_alv_en = alv;
  60. + ret = nvmem_cell_read_variable_le_u32(dev, "auto_load_valid",
  61. + &instance->efuse_autoloadvalid);
  62. + if (ret) {
  63. + dev_err(dev, "fail to get u3(pcei) alv efuse, %d\n", ret);
  64. + break;
  65. + }
  66. + dev_info(dev,
  67. + "u3 auto load valid efuse: ENABLE with value: %u\n",
  68. + instance->efuse_autoloadvalid);
  69. + }
  70. +
  71. ret = nvmem_cell_read_variable_le_u32(dev, "intr", &instance->efuse_intr);
  72. if (ret) {
  73. dev_err(dev, "fail to get u3 intr efuse, %d\n", ret);
  74. @@ -1191,6 +1224,20 @@ static int phy_efuse_get(struct mtk_tphy
  75. if (tphy->pdata->version != MTK_PHY_V4)
  76. break;
  77. + alv = of_property_read_bool(dev->of_node, "auto_load_valid_ln1");
  78. + if (alv) {
  79. + instance->efuse_alv_ln1_en = alv;
  80. + ret = nvmem_cell_read_variable_le_u32(dev, "auto_load_valid_ln1",
  81. + &instance->efuse_ln1_autoloadvalid);
  82. + if (ret) {
  83. + dev_err(dev, "fail to get pcie auto_load_valid efuse, %d\n", ret);
  84. + break;
  85. + }
  86. + dev_info(dev,
  87. + "pcie auto load valid efuse: ENABLE with value: %u\n",
  88. + instance->efuse_ln1_autoloadvalid);
  89. + }
  90. +
  91. ret = nvmem_cell_read_variable_le_u32(dev, "intr_ln1", &instance->efuse_intr_ln1);
  92. if (ret) {
  93. dev_err(dev, "fail to get u3 lane1 intr efuse, %d\n", ret);
  94. @@ -1242,6 +1289,10 @@ static void phy_efuse_set(struct mtk_phy
  95. switch (instance->type) {
  96. case PHY_TYPE_USB2:
  97. + if (instance->efuse_alv_en &&
  98. + instance->efuse_autoloadvalid == 1)
  99. + break;
  100. +
  101. tmp = readl(u2_banks->misc + U3P_MISC_REG1);
  102. tmp |= MR1_EFUSE_AUTO_LOAD_DIS;
  103. writel(tmp, u2_banks->misc + U3P_MISC_REG1);
  104. @@ -1252,6 +1303,10 @@ static void phy_efuse_set(struct mtk_phy
  105. writel(tmp, u2_banks->com + U3P_USBPHYACR1);
  106. break;
  107. case PHY_TYPE_USB3:
  108. + if (instance->efuse_alv_en &&
  109. + instance->efuse_autoloadvalid == 1)
  110. + break;
  111. +
  112. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RSV);
  113. tmp |= P3D_RG_EFUSE_AUTO_LOAD_DIS;
  114. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RSV);
  115. @@ -1278,6 +1333,10 @@ static void phy_efuse_set(struct mtk_phy
  116. break;
  117. case PHY_TYPE_PCIE:
  118. + if (instance->efuse_alv_en &&
  119. + instance->efuse_autoloadvalid == 1)
  120. + break;
  121. +
  122. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RSV);
  123. tmp |= P3D_RG_EFUSE_AUTO_LOAD_DIS;
  124. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RSV);
  125. @@ -1298,9 +1357,12 @@ static void phy_efuse_set(struct mtk_phy
  126. tmp &= ~P3A_RG_IEXT_INTR;
  127. tmp |= P3A_RG_IEXT_INTR_VAL(instance->efuse_intr);
  128. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG0);
  129. - if (!instance->efuse_intr_ln1 &&
  130. - !instance->efuse_rx_imp_ln1 &&
  131. - !instance->efuse_tx_imp_ln1)
  132. +
  133. + if ((!instance->efuse_intr_ln1 &&
  134. + !instance->efuse_rx_imp_ln1 &&
  135. + !instance->efuse_tx_imp_ln1) ||
  136. + (instance->efuse_alv_ln1_en &&
  137. + instance->efuse_ln1_autoloadvalid == 1))
  138. break;
  139. tmp = readl(u3_banks->phyd + SSUSB_LN1_OFFSET + U3P_U3_PHYD_RSV);