123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542 |
- From 2887442bd13bc8be687afc7172cb01c2b7f0dd3b Mon Sep 17 00:00:00 2001
- From: Yangbo Lu <[email protected]>
- Date: Thu, 5 Jul 2018 17:41:14 +0800
- Subject: [PATCH 31/32] flexcan: support layerscape
- This is an integrated patch for layerscape flexcan support.
- Signed-off-by: Pankaj Bansal <[email protected]>
- Signed-off-by: Bhupesh Sharma <[email protected]>
- Signed-off-by: Sakar Arora <[email protected]>
- Signed-off-by: Yangbo Lu <[email protected]>
- ---
- drivers/net/can/flexcan.c | 212 ++++++++++++++++++++++----------------
- 1 file changed, 123 insertions(+), 89 deletions(-)
- --- a/drivers/net/can/flexcan.c
- +++ b/drivers/net/can/flexcan.c
- @@ -184,6 +184,7 @@
- * MX53 FlexCAN2 03.00.00.00 yes no no no
- * MX6s FlexCAN3 10.00.12.00 yes yes no yes
- * VF610 FlexCAN3 ? no yes yes yes?
- + * LS1021A FlexCAN2 03.00.04.00 no yes no yes
- *
- * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
- */
- @@ -260,6 +261,10 @@ struct flexcan_priv {
- struct flexcan_platform_data *pdata;
- const struct flexcan_devtype_data *devtype_data;
- struct regulator *reg_xceiver;
- +
- + /* Read and Write APIs */
- + u32 (*read)(void __iomem *addr);
- + void (*write)(u32 val, void __iomem *addr);
- };
-
- static struct flexcan_devtype_data fsl_p1010_devtype_data = {
- @@ -276,6 +281,10 @@ static struct flexcan_devtype_data fsl_v
- .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
- };
-
- +static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
- + .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
- +};
- +
- static const struct can_bittiming_const flexcan_bittiming_const = {
- .name = DRV_NAME,
- .tseg1_min = 4,
- @@ -288,32 +297,38 @@ static const struct can_bittiming_const
- .brp_inc = 1,
- };
-
- -/* Abstract off the read/write for arm versus ppc. This
- - * assumes that PPC uses big-endian registers and everything
- - * else uses little-endian registers, independent of CPU
- - * endianness.
- +/* FlexCAN module is essentially modelled as a little-endian IP in most
- + * SoCs, i.e the registers as well as the message buffer areas are
- + * implemented in a little-endian fashion.
- + *
- + * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
- + * module in a big-endian fashion (i.e the registers as well as the
- + * message buffer areas are implemented in a big-endian way).
- + *
- + * In addition, the FlexCAN module can be found on SoCs having ARM or
- + * PPC cores. So, we need to abstract off the register read/write
- + * functions, ensuring that these cater to all the combinations of module
- + * endianness and underlying CPU endianness.
- */
- -#if defined(CONFIG_PPC)
- -static inline u32 flexcan_read(void __iomem *addr)
- +static inline u32 flexcan_read_be(void __iomem *addr)
- {
- - return in_be32(addr);
- + return ioread32be(addr);
- }
-
- -static inline void flexcan_write(u32 val, void __iomem *addr)
- +static inline void flexcan_write_be(u32 val, void __iomem *addr)
- {
- - out_be32(addr, val);
- + iowrite32be(val, addr);
- }
- -#else
- -static inline u32 flexcan_read(void __iomem *addr)
- +
- +static inline u32 flexcan_read_le(void __iomem *addr)
- {
- - return readl(addr);
- + return ioread32(addr);
- }
-
- -static inline void flexcan_write(u32 val, void __iomem *addr)
- +static inline void flexcan_write_le(u32 val, void __iomem *addr)
- {
- - writel(val, addr);
- + iowrite32(val, addr);
- }
- -#endif
-
- static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
- {
- @@ -344,14 +359,14 @@ static int flexcan_chip_enable(struct fl
- unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
- u32 reg;
-
- - reg = flexcan_read(®s->mcr);
- + reg = priv->read(®s->mcr);
- reg &= ~FLEXCAN_MCR_MDIS;
- - flexcan_write(reg, ®s->mcr);
- + priv->write(reg, ®s->mcr);
-
- - while (timeout-- && (flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
- + while (timeout-- && (priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
- udelay(10);
-
- - if (flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK)
- + if (priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK)
- return -ETIMEDOUT;
-
- return 0;
- @@ -363,14 +378,14 @@ static int flexcan_chip_disable(struct f
- unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
- u32 reg;
-
- - reg = flexcan_read(®s->mcr);
- + reg = priv->read(®s->mcr);
- reg |= FLEXCAN_MCR_MDIS;
- - flexcan_write(reg, ®s->mcr);
- + priv->write(reg, ®s->mcr);
-
- - while (timeout-- && !(flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
- + while (timeout-- && !(priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
- udelay(10);
-
- - if (!(flexcan_read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
- + if (!(priv->read(®s->mcr) & FLEXCAN_MCR_LPM_ACK))
- return -ETIMEDOUT;
-
- return 0;
- @@ -382,14 +397,14 @@ static int flexcan_chip_freeze(struct fl
- unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
- u32 reg;
-
- - reg = flexcan_read(®s->mcr);
- + reg = priv->read(®s->mcr);
- reg |= FLEXCAN_MCR_HALT;
- - flexcan_write(reg, ®s->mcr);
- + priv->write(reg, ®s->mcr);
-
- - while (timeout-- && !(flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
- + while (timeout-- && !(priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
- udelay(100);
-
- - if (!(flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
- + if (!(priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
- return -ETIMEDOUT;
-
- return 0;
- @@ -401,14 +416,14 @@ static int flexcan_chip_unfreeze(struct
- unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
- u32 reg;
-
- - reg = flexcan_read(®s->mcr);
- + reg = priv->read(®s->mcr);
- reg &= ~FLEXCAN_MCR_HALT;
- - flexcan_write(reg, ®s->mcr);
- + priv->write(reg, ®s->mcr);
-
- - while (timeout-- && (flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
- + while (timeout-- && (priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK))
- udelay(10);
-
- - if (flexcan_read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK)
- + if (priv->read(®s->mcr) & FLEXCAN_MCR_FRZ_ACK)
- return -ETIMEDOUT;
-
- return 0;
- @@ -419,11 +434,11 @@ static int flexcan_chip_softreset(struct
- struct flexcan_regs __iomem *regs = priv->regs;
- unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
-
- - flexcan_write(FLEXCAN_MCR_SOFTRST, ®s->mcr);
- - while (timeout-- && (flexcan_read(®s->mcr) & FLEXCAN_MCR_SOFTRST))
- + priv->write(FLEXCAN_MCR_SOFTRST, ®s->mcr);
- + while (timeout-- && (priv->read(®s->mcr) & FLEXCAN_MCR_SOFTRST))
- udelay(10);
-
- - if (flexcan_read(®s->mcr) & FLEXCAN_MCR_SOFTRST)
- + if (priv->read(®s->mcr) & FLEXCAN_MCR_SOFTRST)
- return -ETIMEDOUT;
-
- return 0;
- @@ -434,7 +449,7 @@ static int __flexcan_get_berr_counter(co
- {
- const struct flexcan_priv *priv = netdev_priv(dev);
- struct flexcan_regs __iomem *regs = priv->regs;
- - u32 reg = flexcan_read(®s->ecr);
- + u32 reg = priv->read(®s->ecr);
-
- bec->txerr = (reg >> 0) & 0xff;
- bec->rxerr = (reg >> 8) & 0xff;
- @@ -491,24 +506,24 @@ static int flexcan_start_xmit(struct sk_
-
- if (cf->can_dlc > 0) {
- data = be32_to_cpup((__be32 *)&cf->data[0]);
- - flexcan_write(data, ®s->mb[FLEXCAN_TX_BUF_ID].data[0]);
- + priv->write(data, ®s->mb[FLEXCAN_TX_BUF_ID].data[0]);
- }
- if (cf->can_dlc > 4) {
- data = be32_to_cpup((__be32 *)&cf->data[4]);
- - flexcan_write(data, ®s->mb[FLEXCAN_TX_BUF_ID].data[1]);
- + priv->write(data, ®s->mb[FLEXCAN_TX_BUF_ID].data[1]);
- }
-
- can_put_echo_skb(skb, dev, 0);
-
- - flexcan_write(can_id, ®s->mb[FLEXCAN_TX_BUF_ID].can_id);
- - flexcan_write(ctrl, ®s->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
- + priv->write(can_id, ®s->mb[FLEXCAN_TX_BUF_ID].can_id);
- + priv->write(ctrl, ®s->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
-
- /* Errata ERR005829 step8:
- * Write twice INACTIVE(0x8) code to first MB.
- */
- - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
- + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
- ®s->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
- - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
- + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
- ®s->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
-
- return NETDEV_TX_OK;
- @@ -632,8 +647,8 @@ static void flexcan_read_fifo(const stru
- struct flexcan_mb __iomem *mb = ®s->mb[0];
- u32 reg_ctrl, reg_id;
-
- - reg_ctrl = flexcan_read(&mb->can_ctrl);
- - reg_id = flexcan_read(&mb->can_id);
- + reg_ctrl = priv->read(&mb->can_ctrl);
- + reg_id = priv->read(&mb->can_id);
- if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
- cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
- else
- @@ -643,12 +658,12 @@ static void flexcan_read_fifo(const stru
- cf->can_id |= CAN_RTR_FLAG;
- cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
-
- - *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
- - *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
- + *(__be32 *)(cf->data + 0) = cpu_to_be32(priv->read(&mb->data[0]));
- + *(__be32 *)(cf->data + 4) = cpu_to_be32(priv->read(&mb->data[1]));
-
- /* mark as read */
- - flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, ®s->iflag1);
- - flexcan_read(®s->timer);
- + priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, ®s->iflag1);
- + priv->read(®s->timer);
- }
-
- static int flexcan_read_frame(struct net_device *dev)
- @@ -685,17 +700,17 @@ static int flexcan_poll(struct napi_stru
- /* The error bits are cleared on read,
- * use saved value from irq handler.
- */
- - reg_esr = flexcan_read(®s->esr) | priv->reg_esr;
- + reg_esr = priv->read(®s->esr) | priv->reg_esr;
-
- /* handle state changes */
- work_done += flexcan_poll_state(dev, reg_esr);
-
- /* handle RX-FIFO */
- - reg_iflag1 = flexcan_read(®s->iflag1);
- + reg_iflag1 = priv->read(®s->iflag1);
- while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
- work_done < quota) {
- work_done += flexcan_read_frame(dev);
- - reg_iflag1 = flexcan_read(®s->iflag1);
- + reg_iflag1 = priv->read(®s->iflag1);
- }
-
- /* report bus errors */
- @@ -705,8 +720,8 @@ static int flexcan_poll(struct napi_stru
- if (work_done < quota) {
- napi_complete_done(napi, work_done);
- /* enable IRQs */
- - flexcan_write(FLEXCAN_IFLAG_DEFAULT, ®s->imask1);
- - flexcan_write(priv->reg_ctrl_default, ®s->ctrl);
- + priv->write(FLEXCAN_IFLAG_DEFAULT, ®s->imask1);
- + priv->write(priv->reg_ctrl_default, ®s->ctrl);
- }
-
- return work_done;
- @@ -720,12 +735,12 @@ static irqreturn_t flexcan_irq(int irq,
- struct flexcan_regs __iomem *regs = priv->regs;
- u32 reg_iflag1, reg_esr;
-
- - reg_iflag1 = flexcan_read(®s->iflag1);
- - reg_esr = flexcan_read(®s->esr);
- + reg_iflag1 = priv->read(®s->iflag1);
- + reg_esr = priv->read(®s->esr);
-
- /* ACK all bus error and state change IRQ sources */
- if (reg_esr & FLEXCAN_ESR_ALL_INT)
- - flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, ®s->esr);
- + priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, ®s->esr);
-
- /* schedule NAPI in case of:
- * - rx IRQ
- @@ -739,16 +754,16 @@ static irqreturn_t flexcan_irq(int irq,
- * save them for later use.
- */
- priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
- - flexcan_write(FLEXCAN_IFLAG_DEFAULT &
- + priv->write(FLEXCAN_IFLAG_DEFAULT &
- ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, ®s->imask1);
- - flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
- + priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
- ®s->ctrl);
- napi_schedule(&priv->napi);
- }
-
- /* FIFO overflow */
- if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
- - flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, ®s->iflag1);
- + priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, ®s->iflag1);
- dev->stats.rx_over_errors++;
- dev->stats.rx_errors++;
- }
- @@ -760,9 +775,9 @@ static irqreturn_t flexcan_irq(int irq,
- can_led_event(dev, CAN_LED_EVENT_TX);
-
- /* after sending a RTR frame MB is in RX mode */
- - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
- + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
- ®s->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
- - flexcan_write((1 << FLEXCAN_TX_BUF_ID), ®s->iflag1);
- + priv->write((1 << FLEXCAN_TX_BUF_ID), ®s->iflag1);
- netif_wake_queue(dev);
- }
-
- @@ -776,7 +791,7 @@ static void flexcan_set_bittiming(struct
- struct flexcan_regs __iomem *regs = priv->regs;
- u32 reg;
-
- - reg = flexcan_read(®s->ctrl);
- + reg = priv->read(®s->ctrl);
- reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
- FLEXCAN_CTRL_RJW(0x3) |
- FLEXCAN_CTRL_PSEG1(0x7) |
- @@ -800,11 +815,11 @@ static void flexcan_set_bittiming(struct
- reg |= FLEXCAN_CTRL_SMP;
-
- netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
- - flexcan_write(reg, ®s->ctrl);
- + priv->write(reg, ®s->ctrl);
-
- /* print chip status */
- netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
- - flexcan_read(®s->mcr), flexcan_read(®s->ctrl));
- + priv->read(®s->mcr), priv->read(®s->ctrl));
- }
-
- /* flexcan_chip_start
- @@ -842,13 +857,13 @@ static int flexcan_chip_start(struct net
- * choose format C
- * set max mailbox number
- */
- - reg_mcr = flexcan_read(®s->mcr);
- + reg_mcr = priv->read(®s->mcr);
- reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
- reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
- FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS |
- FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
- netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
- - flexcan_write(reg_mcr, ®s->mcr);
- + priv->write(reg_mcr, ®s->mcr);
-
- /* CTRL
- *
- @@ -861,7 +876,7 @@ static int flexcan_chip_start(struct net
- * enable bus off interrupt
- * (== FLEXCAN_CTRL_ERR_STATE)
- */
- - reg_ctrl = flexcan_read(®s->ctrl);
- + reg_ctrl = priv->read(®s->ctrl);
- reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
- reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
- FLEXCAN_CTRL_ERR_STATE;
- @@ -881,29 +896,29 @@ static int flexcan_chip_start(struct net
- /* leave interrupts disabled for now */
- reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
- netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
- - flexcan_write(reg_ctrl, ®s->ctrl);
- + priv->write(reg_ctrl, ®s->ctrl);
-
- /* clear and invalidate all mailboxes first */
- for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->mb); i++) {
- - flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
- + priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
- ®s->mb[i].can_ctrl);
- }
-
- /* Errata ERR005829: mark first TX mailbox as INACTIVE */
- - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
- + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
- ®s->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
-
- /* mark TX mailbox as INACTIVE */
- - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
- + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
- ®s->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
-
- /* acceptance mask/acceptance code (accept everything) */
- - flexcan_write(0x0, ®s->rxgmask);
- - flexcan_write(0x0, ®s->rx14mask);
- - flexcan_write(0x0, ®s->rx15mask);
- + priv->write(0x0, ®s->rxgmask);
- + priv->write(0x0, ®s->rx14mask);
- + priv->write(0x0, ®s->rx15mask);
-
- if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
- - flexcan_write(0x0, ®s->rxfgmask);
- + priv->write(0x0, ®s->rxfgmask);
-
- /* On Vybrid, disable memory error detection interrupts
- * and freeze mode.
- @@ -916,16 +931,16 @@ static int flexcan_chip_start(struct net
- * and Correction of Memory Errors" to write to
- * MECR register
- */
- - reg_ctrl2 = flexcan_read(®s->ctrl2);
- + reg_ctrl2 = priv->read(®s->ctrl2);
- reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
- - flexcan_write(reg_ctrl2, ®s->ctrl2);
- + priv->write(reg_ctrl2, ®s->ctrl2);
-
- - reg_mecr = flexcan_read(®s->mecr);
- + reg_mecr = priv->read(®s->mecr);
- reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
- - flexcan_write(reg_mecr, ®s->mecr);
- + priv->write(reg_mecr, ®s->mecr);
- reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
- FLEXCAN_MECR_FANCEI_MSK);
- - flexcan_write(reg_mecr, ®s->mecr);
- + priv->write(reg_mecr, ®s->mecr);
- }
-
- err = flexcan_transceiver_enable(priv);
- @@ -941,13 +956,13 @@ static int flexcan_chip_start(struct net
-
- /* enable interrupts atomically */
- disable_irq(dev->irq);
- - flexcan_write(priv->reg_ctrl_default, ®s->ctrl);
- - flexcan_write(FLEXCAN_IFLAG_DEFAULT, ®s->imask1);
- + priv->write(priv->reg_ctrl_default, ®s->ctrl);
- + priv->write(FLEXCAN_IFLAG_DEFAULT, ®s->imask1);
- enable_irq(dev->irq);
-
- /* print chip status */
- netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
- - flexcan_read(®s->mcr), flexcan_read(®s->ctrl));
- + priv->read(®s->mcr), priv->read(®s->ctrl));
-
- return 0;
-
- @@ -972,8 +987,8 @@ static void flexcan_chip_stop(struct net
- flexcan_chip_disable(priv);
-
- /* Disable all interrupts */
- - flexcan_write(0, ®s->imask1);
- - flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
- + priv->write(0, ®s->imask1);
- + priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
- ®s->ctrl);
-
- flexcan_transceiver_disable(priv);
- @@ -1089,25 +1104,25 @@ static int register_flexcandev(struct ne
- err = flexcan_chip_disable(priv);
- if (err)
- goto out_disable_per;
- - reg = flexcan_read(®s->ctrl);
- + reg = priv->read(®s->ctrl);
- reg |= FLEXCAN_CTRL_CLK_SRC;
- - flexcan_write(reg, ®s->ctrl);
- + priv->write(reg, ®s->ctrl);
-
- err = flexcan_chip_enable(priv);
- if (err)
- goto out_chip_disable;
-
- /* set freeze, halt and activate FIFO, restrict register access */
- - reg = flexcan_read(®s->mcr);
- + reg = priv->read(®s->mcr);
- reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
- FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
- - flexcan_write(reg, ®s->mcr);
- + priv->write(reg, ®s->mcr);
-
- /* Currently we only support newer versions of this core
- * featuring a RX FIFO. Older cores found on some Coldfire
- * derivates are not yet supported.
- */
- - reg = flexcan_read(®s->mcr);
- + reg = priv->read(®s->mcr);
- if (!(reg & FLEXCAN_MCR_FEN)) {
- netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
- err = -ENODEV;
- @@ -1135,8 +1150,12 @@ static void unregister_flexcandev(struct
- static const struct of_device_id flexcan_of_match[] = {
- { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
- { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
- + { .compatible = "fsl,imx53-flexcan", .data = &fsl_p1010_devtype_data, },
- + { .compatible = "fsl,imx35-flexcan", .data = &fsl_p1010_devtype_data, },
- + { .compatible = "fsl,imx25-flexcan", .data = &fsl_p1010_devtype_data, },
- { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
- { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
- + { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
- { /* sentinel */ },
- };
- MODULE_DEVICE_TABLE(of, flexcan_of_match);
- @@ -1213,6 +1232,21 @@ static int flexcan_probe(struct platform
- dev->flags |= IFF_ECHO;
-
- priv = netdev_priv(dev);
- +
- + if (of_property_read_bool(pdev->dev.of_node, "big-endian")) {
- + priv->read = flexcan_read_be;
- + priv->write = flexcan_write_be;
- + } else {
- + if (of_device_is_compatible(pdev->dev.of_node,
- + "fsl,p1010-flexcan")) {
- + priv->read = flexcan_read_be;
- + priv->write = flexcan_write_be;
- + } else {
- + priv->read = flexcan_read_le;
- + priv->write = flexcan_write_le;
- + }
- + }
- +
- priv->can.clock.freq = clock_freq;
- priv->can.bittiming_const = &flexcan_bittiming_const;
- priv->can.do_set_mode = flexcan_set_mode;
|