819-flexcan-support-layerscape.patch 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542
  1. From 2887442bd13bc8be687afc7172cb01c2b7f0dd3b Mon Sep 17 00:00:00 2001
  2. From: Yangbo Lu <[email protected]>
  3. Date: Thu, 5 Jul 2018 17:41:14 +0800
  4. Subject: [PATCH 31/32] flexcan: support layerscape
  5. This is an integrated patch for layerscape flexcan support.
  6. Signed-off-by: Pankaj Bansal <[email protected]>
  7. Signed-off-by: Bhupesh Sharma <[email protected]>
  8. Signed-off-by: Sakar Arora <[email protected]>
  9. Signed-off-by: Yangbo Lu <[email protected]>
  10. ---
  11. drivers/net/can/flexcan.c | 212 ++++++++++++++++++++++----------------
  12. 1 file changed, 123 insertions(+), 89 deletions(-)
  13. --- a/drivers/net/can/flexcan.c
  14. +++ b/drivers/net/can/flexcan.c
  15. @@ -184,6 +184,7 @@
  16. * MX53 FlexCAN2 03.00.00.00 yes no no no
  17. * MX6s FlexCAN3 10.00.12.00 yes yes no yes
  18. * VF610 FlexCAN3 ? no yes yes yes?
  19. + * LS1021A FlexCAN2 03.00.04.00 no yes no yes
  20. *
  21. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  22. */
  23. @@ -260,6 +261,10 @@ struct flexcan_priv {
  24. struct flexcan_platform_data *pdata;
  25. const struct flexcan_devtype_data *devtype_data;
  26. struct regulator *reg_xceiver;
  27. +
  28. + /* Read and Write APIs */
  29. + u32 (*read)(void __iomem *addr);
  30. + void (*write)(u32 val, void __iomem *addr);
  31. };
  32. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  33. @@ -276,6 +281,10 @@ static struct flexcan_devtype_data fsl_v
  34. .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
  35. };
  36. +static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
  37. + .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
  38. +};
  39. +
  40. static const struct can_bittiming_const flexcan_bittiming_const = {
  41. .name = DRV_NAME,
  42. .tseg1_min = 4,
  43. @@ -288,32 +297,38 @@ static const struct can_bittiming_const
  44. .brp_inc = 1,
  45. };
  46. -/* Abstract off the read/write for arm versus ppc. This
  47. - * assumes that PPC uses big-endian registers and everything
  48. - * else uses little-endian registers, independent of CPU
  49. - * endianness.
  50. +/* FlexCAN module is essentially modelled as a little-endian IP in most
  51. + * SoCs, i.e the registers as well as the message buffer areas are
  52. + * implemented in a little-endian fashion.
  53. + *
  54. + * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
  55. + * module in a big-endian fashion (i.e the registers as well as the
  56. + * message buffer areas are implemented in a big-endian way).
  57. + *
  58. + * In addition, the FlexCAN module can be found on SoCs having ARM or
  59. + * PPC cores. So, we need to abstract off the register read/write
  60. + * functions, ensuring that these cater to all the combinations of module
  61. + * endianness and underlying CPU endianness.
  62. */
  63. -#if defined(CONFIG_PPC)
  64. -static inline u32 flexcan_read(void __iomem *addr)
  65. +static inline u32 flexcan_read_be(void __iomem *addr)
  66. {
  67. - return in_be32(addr);
  68. + return ioread32be(addr);
  69. }
  70. -static inline void flexcan_write(u32 val, void __iomem *addr)
  71. +static inline void flexcan_write_be(u32 val, void __iomem *addr)
  72. {
  73. - out_be32(addr, val);
  74. + iowrite32be(val, addr);
  75. }
  76. -#else
  77. -static inline u32 flexcan_read(void __iomem *addr)
  78. +
  79. +static inline u32 flexcan_read_le(void __iomem *addr)
  80. {
  81. - return readl(addr);
  82. + return ioread32(addr);
  83. }
  84. -static inline void flexcan_write(u32 val, void __iomem *addr)
  85. +static inline void flexcan_write_le(u32 val, void __iomem *addr)
  86. {
  87. - writel(val, addr);
  88. + iowrite32(val, addr);
  89. }
  90. -#endif
  91. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  92. {
  93. @@ -344,14 +359,14 @@ static int flexcan_chip_enable(struct fl
  94. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  95. u32 reg;
  96. - reg = flexcan_read(&regs->mcr);
  97. + reg = priv->read(&regs->mcr);
  98. reg &= ~FLEXCAN_MCR_MDIS;
  99. - flexcan_write(reg, &regs->mcr);
  100. + priv->write(reg, &regs->mcr);
  101. - while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  102. + while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  103. udelay(10);
  104. - if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  105. + if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  106. return -ETIMEDOUT;
  107. return 0;
  108. @@ -363,14 +378,14 @@ static int flexcan_chip_disable(struct f
  109. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  110. u32 reg;
  111. - reg = flexcan_read(&regs->mcr);
  112. + reg = priv->read(&regs->mcr);
  113. reg |= FLEXCAN_MCR_MDIS;
  114. - flexcan_write(reg, &regs->mcr);
  115. + priv->write(reg, &regs->mcr);
  116. - while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  117. + while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  118. udelay(10);
  119. - if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  120. + if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  121. return -ETIMEDOUT;
  122. return 0;
  123. @@ -382,14 +397,14 @@ static int flexcan_chip_freeze(struct fl
  124. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  125. u32 reg;
  126. - reg = flexcan_read(&regs->mcr);
  127. + reg = priv->read(&regs->mcr);
  128. reg |= FLEXCAN_MCR_HALT;
  129. - flexcan_write(reg, &regs->mcr);
  130. + priv->write(reg, &regs->mcr);
  131. - while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  132. + while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  133. udelay(100);
  134. - if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  135. + if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  136. return -ETIMEDOUT;
  137. return 0;
  138. @@ -401,14 +416,14 @@ static int flexcan_chip_unfreeze(struct
  139. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  140. u32 reg;
  141. - reg = flexcan_read(&regs->mcr);
  142. + reg = priv->read(&regs->mcr);
  143. reg &= ~FLEXCAN_MCR_HALT;
  144. - flexcan_write(reg, &regs->mcr);
  145. + priv->write(reg, &regs->mcr);
  146. - while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  147. + while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  148. udelay(10);
  149. - if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  150. + if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  151. return -ETIMEDOUT;
  152. return 0;
  153. @@ -419,11 +434,11 @@ static int flexcan_chip_softreset(struct
  154. struct flexcan_regs __iomem *regs = priv->regs;
  155. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  156. - flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  157. - while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  158. + priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  159. + while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  160. udelay(10);
  161. - if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  162. + if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  163. return -ETIMEDOUT;
  164. return 0;
  165. @@ -434,7 +449,7 @@ static int __flexcan_get_berr_counter(co
  166. {
  167. const struct flexcan_priv *priv = netdev_priv(dev);
  168. struct flexcan_regs __iomem *regs = priv->regs;
  169. - u32 reg = flexcan_read(&regs->ecr);
  170. + u32 reg = priv->read(&regs->ecr);
  171. bec->txerr = (reg >> 0) & 0xff;
  172. bec->rxerr = (reg >> 8) & 0xff;
  173. @@ -491,24 +506,24 @@ static int flexcan_start_xmit(struct sk_
  174. if (cf->can_dlc > 0) {
  175. data = be32_to_cpup((__be32 *)&cf->data[0]);
  176. - flexcan_write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[0]);
  177. + priv->write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[0]);
  178. }
  179. if (cf->can_dlc > 4) {
  180. data = be32_to_cpup((__be32 *)&cf->data[4]);
  181. - flexcan_write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[1]);
  182. + priv->write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[1]);
  183. }
  184. can_put_echo_skb(skb, dev, 0);
  185. - flexcan_write(can_id, &regs->mb[FLEXCAN_TX_BUF_ID].can_id);
  186. - flexcan_write(ctrl, &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
  187. + priv->write(can_id, &regs->mb[FLEXCAN_TX_BUF_ID].can_id);
  188. + priv->write(ctrl, &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
  189. /* Errata ERR005829 step8:
  190. * Write twice INACTIVE(0x8) code to first MB.
  191. */
  192. - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  193. + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  194. &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  195. - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  196. + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  197. &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  198. return NETDEV_TX_OK;
  199. @@ -632,8 +647,8 @@ static void flexcan_read_fifo(const stru
  200. struct flexcan_mb __iomem *mb = &regs->mb[0];
  201. u32 reg_ctrl, reg_id;
  202. - reg_ctrl = flexcan_read(&mb->can_ctrl);
  203. - reg_id = flexcan_read(&mb->can_id);
  204. + reg_ctrl = priv->read(&mb->can_ctrl);
  205. + reg_id = priv->read(&mb->can_id);
  206. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  207. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  208. else
  209. @@ -643,12 +658,12 @@ static void flexcan_read_fifo(const stru
  210. cf->can_id |= CAN_RTR_FLAG;
  211. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  212. - *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  213. - *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  214. + *(__be32 *)(cf->data + 0) = cpu_to_be32(priv->read(&mb->data[0]));
  215. + *(__be32 *)(cf->data + 4) = cpu_to_be32(priv->read(&mb->data[1]));
  216. /* mark as read */
  217. - flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  218. - flexcan_read(&regs->timer);
  219. + priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  220. + priv->read(&regs->timer);
  221. }
  222. static int flexcan_read_frame(struct net_device *dev)
  223. @@ -685,17 +700,17 @@ static int flexcan_poll(struct napi_stru
  224. /* The error bits are cleared on read,
  225. * use saved value from irq handler.
  226. */
  227. - reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  228. + reg_esr = priv->read(&regs->esr) | priv->reg_esr;
  229. /* handle state changes */
  230. work_done += flexcan_poll_state(dev, reg_esr);
  231. /* handle RX-FIFO */
  232. - reg_iflag1 = flexcan_read(&regs->iflag1);
  233. + reg_iflag1 = priv->read(&regs->iflag1);
  234. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  235. work_done < quota) {
  236. work_done += flexcan_read_frame(dev);
  237. - reg_iflag1 = flexcan_read(&regs->iflag1);
  238. + reg_iflag1 = priv->read(&regs->iflag1);
  239. }
  240. /* report bus errors */
  241. @@ -705,8 +720,8 @@ static int flexcan_poll(struct napi_stru
  242. if (work_done < quota) {
  243. napi_complete_done(napi, work_done);
  244. /* enable IRQs */
  245. - flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  246. - flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  247. + priv->write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  248. + priv->write(priv->reg_ctrl_default, &regs->ctrl);
  249. }
  250. return work_done;
  251. @@ -720,12 +735,12 @@ static irqreturn_t flexcan_irq(int irq,
  252. struct flexcan_regs __iomem *regs = priv->regs;
  253. u32 reg_iflag1, reg_esr;
  254. - reg_iflag1 = flexcan_read(&regs->iflag1);
  255. - reg_esr = flexcan_read(&regs->esr);
  256. + reg_iflag1 = priv->read(&regs->iflag1);
  257. + reg_esr = priv->read(&regs->esr);
  258. /* ACK all bus error and state change IRQ sources */
  259. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  260. - flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  261. + priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  262. /* schedule NAPI in case of:
  263. * - rx IRQ
  264. @@ -739,16 +754,16 @@ static irqreturn_t flexcan_irq(int irq,
  265. * save them for later use.
  266. */
  267. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  268. - flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  269. + priv->write(FLEXCAN_IFLAG_DEFAULT &
  270. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  271. - flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  272. + priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  273. &regs->ctrl);
  274. napi_schedule(&priv->napi);
  275. }
  276. /* FIFO overflow */
  277. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  278. - flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  279. + priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  280. dev->stats.rx_over_errors++;
  281. dev->stats.rx_errors++;
  282. }
  283. @@ -760,9 +775,9 @@ static irqreturn_t flexcan_irq(int irq,
  284. can_led_event(dev, CAN_LED_EVENT_TX);
  285. /* after sending a RTR frame MB is in RX mode */
  286. - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  287. + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  288. &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
  289. - flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  290. + priv->write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  291. netif_wake_queue(dev);
  292. }
  293. @@ -776,7 +791,7 @@ static void flexcan_set_bittiming(struct
  294. struct flexcan_regs __iomem *regs = priv->regs;
  295. u32 reg;
  296. - reg = flexcan_read(&regs->ctrl);
  297. + reg = priv->read(&regs->ctrl);
  298. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  299. FLEXCAN_CTRL_RJW(0x3) |
  300. FLEXCAN_CTRL_PSEG1(0x7) |
  301. @@ -800,11 +815,11 @@ static void flexcan_set_bittiming(struct
  302. reg |= FLEXCAN_CTRL_SMP;
  303. netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
  304. - flexcan_write(reg, &regs->ctrl);
  305. + priv->write(reg, &regs->ctrl);
  306. /* print chip status */
  307. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  308. - flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  309. + priv->read(&regs->mcr), priv->read(&regs->ctrl));
  310. }
  311. /* flexcan_chip_start
  312. @@ -842,13 +857,13 @@ static int flexcan_chip_start(struct net
  313. * choose format C
  314. * set max mailbox number
  315. */
  316. - reg_mcr = flexcan_read(&regs->mcr);
  317. + reg_mcr = priv->read(&regs->mcr);
  318. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  319. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  320. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS |
  321. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  322. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  323. - flexcan_write(reg_mcr, &regs->mcr);
  324. + priv->write(reg_mcr, &regs->mcr);
  325. /* CTRL
  326. *
  327. @@ -861,7 +876,7 @@ static int flexcan_chip_start(struct net
  328. * enable bus off interrupt
  329. * (== FLEXCAN_CTRL_ERR_STATE)
  330. */
  331. - reg_ctrl = flexcan_read(&regs->ctrl);
  332. + reg_ctrl = priv->read(&regs->ctrl);
  333. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  334. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  335. FLEXCAN_CTRL_ERR_STATE;
  336. @@ -881,29 +896,29 @@ static int flexcan_chip_start(struct net
  337. /* leave interrupts disabled for now */
  338. reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
  339. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  340. - flexcan_write(reg_ctrl, &regs->ctrl);
  341. + priv->write(reg_ctrl, &regs->ctrl);
  342. /* clear and invalidate all mailboxes first */
  343. for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->mb); i++) {
  344. - flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
  345. + priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
  346. &regs->mb[i].can_ctrl);
  347. }
  348. /* Errata ERR005829: mark first TX mailbox as INACTIVE */
  349. - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  350. + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  351. &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
  352. /* mark TX mailbox as INACTIVE */
  353. - flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  354. + priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
  355. &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
  356. /* acceptance mask/acceptance code (accept everything) */
  357. - flexcan_write(0x0, &regs->rxgmask);
  358. - flexcan_write(0x0, &regs->rx14mask);
  359. - flexcan_write(0x0, &regs->rx15mask);
  360. + priv->write(0x0, &regs->rxgmask);
  361. + priv->write(0x0, &regs->rx14mask);
  362. + priv->write(0x0, &regs->rx15mask);
  363. if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
  364. - flexcan_write(0x0, &regs->rxfgmask);
  365. + priv->write(0x0, &regs->rxfgmask);
  366. /* On Vybrid, disable memory error detection interrupts
  367. * and freeze mode.
  368. @@ -916,16 +931,16 @@ static int flexcan_chip_start(struct net
  369. * and Correction of Memory Errors" to write to
  370. * MECR register
  371. */
  372. - reg_ctrl2 = flexcan_read(&regs->ctrl2);
  373. + reg_ctrl2 = priv->read(&regs->ctrl2);
  374. reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
  375. - flexcan_write(reg_ctrl2, &regs->ctrl2);
  376. + priv->write(reg_ctrl2, &regs->ctrl2);
  377. - reg_mecr = flexcan_read(&regs->mecr);
  378. + reg_mecr = priv->read(&regs->mecr);
  379. reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
  380. - flexcan_write(reg_mecr, &regs->mecr);
  381. + priv->write(reg_mecr, &regs->mecr);
  382. reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
  383. FLEXCAN_MECR_FANCEI_MSK);
  384. - flexcan_write(reg_mecr, &regs->mecr);
  385. + priv->write(reg_mecr, &regs->mecr);
  386. }
  387. err = flexcan_transceiver_enable(priv);
  388. @@ -941,13 +956,13 @@ static int flexcan_chip_start(struct net
  389. /* enable interrupts atomically */
  390. disable_irq(dev->irq);
  391. - flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  392. - flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  393. + priv->write(priv->reg_ctrl_default, &regs->ctrl);
  394. + priv->write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  395. enable_irq(dev->irq);
  396. /* print chip status */
  397. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  398. - flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  399. + priv->read(&regs->mcr), priv->read(&regs->ctrl));
  400. return 0;
  401. @@ -972,8 +987,8 @@ static void flexcan_chip_stop(struct net
  402. flexcan_chip_disable(priv);
  403. /* Disable all interrupts */
  404. - flexcan_write(0, &regs->imask1);
  405. - flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  406. + priv->write(0, &regs->imask1);
  407. + priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  408. &regs->ctrl);
  409. flexcan_transceiver_disable(priv);
  410. @@ -1089,25 +1104,25 @@ static int register_flexcandev(struct ne
  411. err = flexcan_chip_disable(priv);
  412. if (err)
  413. goto out_disable_per;
  414. - reg = flexcan_read(&regs->ctrl);
  415. + reg = priv->read(&regs->ctrl);
  416. reg |= FLEXCAN_CTRL_CLK_SRC;
  417. - flexcan_write(reg, &regs->ctrl);
  418. + priv->write(reg, &regs->ctrl);
  419. err = flexcan_chip_enable(priv);
  420. if (err)
  421. goto out_chip_disable;
  422. /* set freeze, halt and activate FIFO, restrict register access */
  423. - reg = flexcan_read(&regs->mcr);
  424. + reg = priv->read(&regs->mcr);
  425. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  426. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  427. - flexcan_write(reg, &regs->mcr);
  428. + priv->write(reg, &regs->mcr);
  429. /* Currently we only support newer versions of this core
  430. * featuring a RX FIFO. Older cores found on some Coldfire
  431. * derivates are not yet supported.
  432. */
  433. - reg = flexcan_read(&regs->mcr);
  434. + reg = priv->read(&regs->mcr);
  435. if (!(reg & FLEXCAN_MCR_FEN)) {
  436. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  437. err = -ENODEV;
  438. @@ -1135,8 +1150,12 @@ static void unregister_flexcandev(struct
  439. static const struct of_device_id flexcan_of_match[] = {
  440. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  441. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  442. + { .compatible = "fsl,imx53-flexcan", .data = &fsl_p1010_devtype_data, },
  443. + { .compatible = "fsl,imx35-flexcan", .data = &fsl_p1010_devtype_data, },
  444. + { .compatible = "fsl,imx25-flexcan", .data = &fsl_p1010_devtype_data, },
  445. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  446. { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
  447. + { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
  448. { /* sentinel */ },
  449. };
  450. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  451. @@ -1213,6 +1232,21 @@ static int flexcan_probe(struct platform
  452. dev->flags |= IFF_ECHO;
  453. priv = netdev_priv(dev);
  454. +
  455. + if (of_property_read_bool(pdev->dev.of_node, "big-endian")) {
  456. + priv->read = flexcan_read_be;
  457. + priv->write = flexcan_write_be;
  458. + } else {
  459. + if (of_device_is_compatible(pdev->dev.of_node,
  460. + "fsl,p1010-flexcan")) {
  461. + priv->read = flexcan_read_be;
  462. + priv->write = flexcan_write_be;
  463. + } else {
  464. + priv->read = flexcan_read_le;
  465. + priv->write = flexcan_write_le;
  466. + }
  467. + }
  468. +
  469. priv->can.clock.freq = clock_freq;
  470. priv->can.bittiming_const = &flexcan_bittiming_const;
  471. priv->can.do_set_mode = flexcan_set_mode;