002-0013-pwm-mtk-add-support-for-MediaTek-MT7981-SoC.patch 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. From 4569ef02981f20b236a8cdc3a57b4d27fbdbc22e Mon Sep 17 00:00:00 2001
  2. From: Weijie Gao <[email protected]>
  3. Date: Wed, 27 Jul 2022 11:01:34 +0800
  4. Subject: [PATCH 13/31] pwm: mtk: add support for MediaTek MT7981 SoC
  5. This patch adds PWM support for MediaTek MT7981 SoC.
  6. MT7981 uses a different register offset so we have to add a version field
  7. to indicate the IP core version.
  8. Reviewed-by: Simon Glass <[email protected]>
  9. Signed-off-by: Weijie Gao <[email protected]>
  10. ---
  11. drivers/pwm/pwm-mtk.c | 34 ++++++++++++++++++++++++++++++++--
  12. 1 file changed, 32 insertions(+), 2 deletions(-)
  13. --- a/drivers/pwm/pwm-mtk.c
  14. +++ b/drivers/pwm/pwm-mtk.c
  15. @@ -29,13 +29,23 @@
  16. #define NSEC_PER_SEC 1000000000L
  17. -static const unsigned int mtk_pwm_reg_offset[] = {
  18. +enum mtk_pwm_reg_ver {
  19. + PWM_REG_V1,
  20. + PWM_REG_V2,
  21. +};
  22. +
  23. +static const unsigned int mtk_pwm_reg_offset_v1[] = {
  24. 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
  25. };
  26. +static const unsigned int mtk_pwm_reg_offset_v2[] = {
  27. + 0x0080, 0x00c0, 0x0100, 0x0140, 0x0180, 0x01c0, 0x0200, 0x0240
  28. +};
  29. +
  30. struct mtk_pwm_soc {
  31. unsigned int num_pwms;
  32. bool pwm45_fixup;
  33. + enum mtk_pwm_reg_ver reg_ver;
  34. };
  35. struct mtk_pwm_priv {
  36. @@ -49,7 +59,16 @@ struct mtk_pwm_priv {
  37. static void mtk_pwm_w32(struct udevice *dev, uint channel, uint reg, uint val)
  38. {
  39. struct mtk_pwm_priv *priv = dev_get_priv(dev);
  40. - u32 offset = mtk_pwm_reg_offset[channel];
  41. + u32 offset;
  42. +
  43. + switch (priv->soc->reg_ver) {
  44. + case PWM_REG_V2:
  45. + offset = mtk_pwm_reg_offset_v2[channel];
  46. + break;
  47. +
  48. + default:
  49. + offset = mtk_pwm_reg_offset_v1[channel];
  50. + }
  51. writel(val, priv->base + offset + reg);
  52. }
  53. @@ -159,27 +178,38 @@ static const struct pwm_ops mtk_pwm_ops
  54. static const struct mtk_pwm_soc mt7622_data = {
  55. .num_pwms = 6,
  56. .pwm45_fixup = false,
  57. + .reg_ver = PWM_REG_V1,
  58. };
  59. static const struct mtk_pwm_soc mt7623_data = {
  60. .num_pwms = 5,
  61. .pwm45_fixup = true,
  62. + .reg_ver = PWM_REG_V1,
  63. };
  64. static const struct mtk_pwm_soc mt7629_data = {
  65. .num_pwms = 1,
  66. .pwm45_fixup = false,
  67. + .reg_ver = PWM_REG_V1,
  68. +};
  69. +
  70. +static const struct mtk_pwm_soc mt7981_data = {
  71. + .num_pwms = 2,
  72. + .pwm45_fixup = false,
  73. + .reg_ver = PWM_REG_V2,
  74. };
  75. static const struct mtk_pwm_soc mt7986_data = {
  76. .num_pwms = 2,
  77. .pwm45_fixup = false,
  78. + .reg_ver = PWM_REG_V1,
  79. };
  80. static const struct udevice_id mtk_pwm_ids[] = {
  81. { .compatible = "mediatek,mt7622-pwm", .data = (ulong)&mt7622_data },
  82. { .compatible = "mediatek,mt7623-pwm", .data = (ulong)&mt7623_data },
  83. { .compatible = "mediatek,mt7629-pwm", .data = (ulong)&mt7629_data },
  84. + { .compatible = "mediatek,mt7981-pwm", .data = (ulong)&mt7981_data },
  85. { .compatible = "mediatek,mt7986-pwm", .data = (ulong)&mt7986_data },
  86. { }
  87. };