0026-spi-mediatek-Add-spi-bus-for-Mediatek-MT8173.patch 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. From 047222cfefe97ef8706f03117bc8deada4cb4ddd Mon Sep 17 00:00:00 2001
  2. From: Leilk Liu <[email protected]>
  3. Date: Fri, 8 May 2015 16:55:42 +0800
  4. Subject: [PATCH 26/76] spi: mediatek: Add spi bus for Mediatek MT8173
  5. This patch adds basic spi bus for MT8173.
  6. Signed-off-by: Leilk Liu <[email protected]>
  7. ---
  8. drivers/spi/Kconfig | 10 +
  9. drivers/spi/Makefile | 1 +
  10. drivers/spi/spi-mt65xx.c | 622 ++++++++++++++++++++++++++++++++++++++++++++++
  11. 3 files changed, 633 insertions(+)
  12. create mode 100644 drivers/spi/spi-mt65xx.c
  13. --- a/drivers/spi/Kconfig
  14. +++ b/drivers/spi/Kconfig
  15. @@ -334,6 +334,16 @@ config SPI_MESON_SPIFC
  16. This enables master mode support for the SPIFC (SPI flash
  17. controller) available in Amlogic Meson SoCs.
  18. +config SPI_MT65XX
  19. + tristate "MediaTek SPI controller"
  20. + depends on ARCH_MEDIATEK || COMPILE_TEST
  21. + select SPI_BITBANG
  22. + help
  23. + This selects the MediaTek(R) SPI bus driver.
  24. + If you want to use MediaTek(R) SPI interface,
  25. + say Y or M here.If you are not sure, say N.
  26. + SPI drivers for Mediatek mt65XX series ARM SoCs.
  27. +
  28. config SPI_OC_TINY
  29. tristate "OpenCores tiny SPI"
  30. depends on GPIOLIB
  31. --- a/drivers/spi/Makefile
  32. +++ b/drivers/spi/Makefile
  33. @@ -49,6 +49,7 @@ obj-$(CONFIG_SPI_MESON_SPIFC) += spi-me
  34. obj-$(CONFIG_SPI_MPC512x_PSC) += spi-mpc512x-psc.o
  35. obj-$(CONFIG_SPI_MPC52xx_PSC) += spi-mpc52xx-psc.o
  36. obj-$(CONFIG_SPI_MPC52xx) += spi-mpc52xx.o
  37. +obj-$(CONFIG_SPI_MT65XX) += spi-mt65xx.o
  38. obj-$(CONFIG_SPI_MXS) += spi-mxs.o
  39. obj-$(CONFIG_SPI_NUC900) += spi-nuc900.o
  40. obj-$(CONFIG_SPI_OC_TINY) += spi-oc-tiny.o
  41. --- /dev/null
  42. +++ b/drivers/spi/spi-mt65xx.c
  43. @@ -0,0 +1,622 @@
  44. +/*
  45. + * Copyright (c) 2015 MediaTek Inc.
  46. + * Author: Leilk Liu <[email protected]>
  47. + *
  48. + * This program is free software; you can redistribute it and/or modify
  49. + * it under the terms of the GNU General Public License version 2 as
  50. + * published by the Free Software Foundation.
  51. + *
  52. + * This program is distributed in the hope that it will be useful,
  53. + * but WITHOUT ANY WARRANTY; without even the implied warranty of
  54. + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  55. + * GNU General Public License for more details.
  56. + */
  57. +
  58. +#include <linux/init.h>
  59. +#include <linux/module.h>
  60. +#include <linux/device.h>
  61. +#include <linux/ioport.h>
  62. +#include <linux/errno.h>
  63. +#include <linux/spi/spi.h>
  64. +#include <linux/workqueue.h>
  65. +#include <linux/dma-mapping.h>
  66. +#include <linux/platform_device.h>
  67. +#include <linux/interrupt.h>
  68. +#include <linux/irqreturn.h>
  69. +#include <linux/types.h>
  70. +#include <linux/delay.h>
  71. +#include <linux/clk.h>
  72. +#include <linux/err.h>
  73. +#include <linux/io.h>
  74. +#include <linux/sched.h>
  75. +#include <linux/of.h>
  76. +#include <linux/of_irq.h>
  77. +#include <linux/of_address.h>
  78. +#include <linux/kernel.h>
  79. +#include <linux/spi/spi_bitbang.h>
  80. +#include <linux/gpio.h>
  81. +#include <linux/module.h>
  82. +#include <linux/of_gpio.h>
  83. +
  84. +#define SPI_CFG0_REG 0x0000
  85. +#define SPI_CFG1_REG 0x0004
  86. +#define SPI_TX_SRC_REG 0x0008
  87. +#define SPI_RX_DST_REG 0x000c
  88. +#define SPI_CMD_REG 0x0018
  89. +#define SPI_STATUS0_REG 0x001c
  90. +#define SPI_PAD_SEL_REG 0x0024
  91. +
  92. +#define SPI_CFG0_SCK_HIGH_OFFSET 0
  93. +#define SPI_CFG0_SCK_LOW_OFFSET 8
  94. +#define SPI_CFG0_CS_HOLD_OFFSET 16
  95. +#define SPI_CFG0_CS_SETUP_OFFSET 24
  96. +
  97. +#define SPI_CFG0_SCK_HIGH_MASK 0xff
  98. +#define SPI_CFG0_SCK_LOW_MASK 0xff00
  99. +#define SPI_CFG0_CS_HOLD_MASK 0xff0000
  100. +#define SPI_CFG0_CS_SETUP_MASK 0xff000000
  101. +
  102. +#define SPI_CFG1_CS_IDLE_OFFSET 0
  103. +#define SPI_CFG1_PACKET_LOOP_OFFSET 8
  104. +#define SPI_CFG1_PACKET_LENGTH_OFFSET 16
  105. +#define SPI_CFG1_GET_TICK_DLY_OFFSET 30
  106. +
  107. +#define SPI_CFG1_CS_IDLE_MASK 0xff
  108. +#define SPI_CFG1_PACKET_LOOP_MASK 0xff00
  109. +#define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
  110. +#define SPI_CFG1_GET_TICK_DLY_MASK 0xc0000000
  111. +
  112. +#define SPI_CMD_ACT_OFFSET 0
  113. +#define SPI_CMD_RESUME_OFFSET 1
  114. +#define SPI_CMD_RST_OFFSET 2
  115. +#define SPI_CMD_PAUSE_EN_OFFSET 4
  116. +#define SPI_CMD_DEASSERT_OFFSET 5
  117. +#define SPI_CMD_CPHA_OFFSET 8
  118. +#define SPI_CMD_CPOL_OFFSET 9
  119. +#define SPI_CMD_RX_DMA_OFFSET 10
  120. +#define SPI_CMD_TX_DMA_OFFSET 11
  121. +#define SPI_CMD_TXMSBF_OFFSET 12
  122. +#define SPI_CMD_RXMSBF_OFFSET 13
  123. +#define SPI_CMD_RX_ENDIAN_OFFSET 14
  124. +#define SPI_CMD_TX_ENDIAN_OFFSET 15
  125. +#define SPI_CMD_FINISH_IE_OFFSET 16
  126. +#define SPI_CMD_PAUSE_IE_OFFSET 17
  127. +
  128. +#define SPI_CMD_RESUME_MASK 0x2
  129. +#define SPI_CMD_RST_MASK 0x4
  130. +#define SPI_CMD_PAUSE_EN_MASK 0x10
  131. +#define SPI_CMD_DEASSERT_MASK 0x20
  132. +#define SPI_CMD_CPHA_MASK 0x100
  133. +#define SPI_CMD_CPOL_MASK 0x200
  134. +#define SPI_CMD_RX_DMA_MASK 0x400
  135. +#define SPI_CMD_TX_DMA_MASK 0x800
  136. +#define SPI_CMD_TXMSBF_MASK 0x1000
  137. +#define SPI_CMD_RXMSBF_MASK 0x2000
  138. +#define SPI_CMD_RX_ENDIAN_MASK 0x4000
  139. +#define SPI_CMD_TX_ENDIAN_MASK 0x8000
  140. +#define SPI_CMD_FINISH_IE_MASK 0x10000
  141. +
  142. +#define COMPAT_MT6589 (0x1 << 0)
  143. +#define COMPAT_MT8173 (0x1 << 1)
  144. +
  145. +#define MT8173_MAX_PAD_SEL 3
  146. +
  147. +#define IDLE 0
  148. +#define INPROGRESS 1
  149. +#define PAUSED 2
  150. +
  151. +#define PACKET_SIZE 1024
  152. +
  153. +struct mtk_chip_config {
  154. + u32 setuptime;
  155. + u32 holdtime;
  156. + u32 high_time;
  157. + u32 low_time;
  158. + u32 cs_idletime;
  159. + u32 tx_mlsb;
  160. + u32 rx_mlsb;
  161. + u32 tx_endian;
  162. + u32 rx_endian;
  163. + u32 pause;
  164. + u32 finish_intr;
  165. + u32 deassert;
  166. + u32 tckdly;
  167. +};
  168. +
  169. +struct mtk_spi_ddata {
  170. + struct spi_bitbang bitbang;
  171. + void __iomem *base;
  172. + u32 irq;
  173. + u32 state;
  174. + u32 platform_compat;
  175. + u32 pad_sel;
  176. + struct clk *clk;
  177. +
  178. + const u8 *tx_buf;
  179. + u8 *rx_buf;
  180. + u32 tx_len, rx_len;
  181. + struct completion done;
  182. +};
  183. +
  184. +/*
  185. + * A piece of default chip info unless the platform
  186. + * supplies it.
  187. + */
  188. +static const struct mtk_chip_config mtk_default_chip_info = {
  189. + .setuptime = 10,
  190. + .holdtime = 12,
  191. + .high_time = 6,
  192. + .low_time = 6,
  193. + .cs_idletime = 12,
  194. + .rx_mlsb = 1,
  195. + .tx_mlsb = 1,
  196. + .tx_endian = 0,
  197. + .rx_endian = 0,
  198. + .pause = 0,
  199. + .finish_intr = 1,
  200. + .deassert = 0,
  201. + .tckdly = 0,
  202. +};
  203. +
  204. +static const struct of_device_id mtk_spi_of_match[] = {
  205. + { .compatible = "mediatek,mt6589-spi", .data = (void *)COMPAT_MT6589},
  206. + { .compatible = "mediatek,mt8173-spi", .data = (void *)COMPAT_MT8173},
  207. + {}
  208. +};
  209. +MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
  210. +
  211. +static void mtk_spi_reset(struct mtk_spi_ddata *mdata)
  212. +{
  213. + u32 reg_val;
  214. +
  215. + /*set the software reset bit in SPI_CMD_REG.*/
  216. + reg_val = readl(mdata->base + SPI_CMD_REG);
  217. + reg_val &= ~SPI_CMD_RST_MASK;
  218. + reg_val |= 1 << SPI_CMD_RST_OFFSET;
  219. + writel(reg_val, mdata->base + SPI_CMD_REG);
  220. + reg_val = readl(mdata->base + SPI_CMD_REG);
  221. + reg_val &= ~SPI_CMD_RST_MASK;
  222. + writel(reg_val, mdata->base + SPI_CMD_REG);
  223. +}
  224. +
  225. +static void mtk_set_pause_bit(struct mtk_spi_ddata *mdata)
  226. +{
  227. + u32 reg_val;
  228. +
  229. + reg_val = readl(mdata->base + SPI_CMD_REG);
  230. + reg_val |= 1 << SPI_CMD_PAUSE_EN_OFFSET;
  231. + reg_val |= 1 << SPI_CMD_PAUSE_IE_OFFSET;
  232. + writel(reg_val, mdata->base + SPI_CMD_REG);
  233. +}
  234. +
  235. +static void mtk_clear_pause_bit(struct mtk_spi_ddata *mdata)
  236. +{
  237. + u32 reg_val;
  238. +
  239. + reg_val = readl(mdata->base + SPI_CMD_REG);
  240. + reg_val &= ~SPI_CMD_PAUSE_EN_MASK;
  241. + writel(reg_val, mdata->base + SPI_CMD_REG);
  242. +}
  243. +
  244. +static int mtk_spi_config(struct mtk_spi_ddata *mdata,
  245. + struct mtk_chip_config *chip_config)
  246. +{
  247. + u32 reg_val;
  248. +
  249. + /* set the timing */
  250. + reg_val = readl(mdata->base + SPI_CFG0_REG);
  251. + reg_val &= ~(SPI_CFG0_SCK_HIGH_MASK | SPI_CFG0_SCK_LOW_MASK);
  252. + reg_val &= ~(SPI_CFG0_CS_HOLD_MASK | SPI_CFG0_CS_SETUP_MASK);
  253. + reg_val |= ((chip_config->high_time - 1) << SPI_CFG0_SCK_HIGH_OFFSET);
  254. + reg_val |= ((chip_config->low_time - 1) << SPI_CFG0_SCK_LOW_OFFSET);
  255. + reg_val |= ((chip_config->holdtime - 1) << SPI_CFG0_CS_HOLD_OFFSET);
  256. + reg_val |= ((chip_config->setuptime - 1) << SPI_CFG0_CS_SETUP_OFFSET);
  257. + writel(reg_val, mdata->base + SPI_CFG0_REG);
  258. +
  259. + reg_val = readl(mdata->base + SPI_CFG1_REG);
  260. + reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
  261. + reg_val |= ((chip_config->cs_idletime - 1) << SPI_CFG1_CS_IDLE_OFFSET);
  262. + reg_val &= ~SPI_CFG1_GET_TICK_DLY_MASK;
  263. + reg_val |= ((chip_config->tckdly) << SPI_CFG1_GET_TICK_DLY_OFFSET);
  264. + writel(reg_val, mdata->base + SPI_CFG1_REG);
  265. +
  266. + /* set the mlsbx and mlsbtx */
  267. + reg_val = readl(mdata->base + SPI_CMD_REG);
  268. + reg_val &= ~(SPI_CMD_TX_ENDIAN_MASK | SPI_CMD_RX_ENDIAN_MASK);
  269. + reg_val &= ~(SPI_CMD_TXMSBF_MASK | SPI_CMD_RXMSBF_MASK);
  270. + reg_val |= (chip_config->tx_mlsb << SPI_CMD_TXMSBF_OFFSET);
  271. + reg_val |= (chip_config->rx_mlsb << SPI_CMD_RXMSBF_OFFSET);
  272. + reg_val |= (chip_config->tx_endian << SPI_CMD_TX_ENDIAN_OFFSET);
  273. + reg_val |= (chip_config->rx_endian << SPI_CMD_RX_ENDIAN_OFFSET);
  274. + writel(reg_val, mdata->base + SPI_CMD_REG);
  275. +
  276. + /* set finish and pause interrupt always enable */
  277. + reg_val = readl(mdata->base + SPI_CMD_REG);
  278. + reg_val &= ~SPI_CMD_FINISH_IE_MASK;
  279. + reg_val |= (chip_config->finish_intr << SPI_CMD_FINISH_IE_OFFSET);
  280. + writel(reg_val, mdata->base + SPI_CMD_REG);
  281. +
  282. + reg_val = readl(mdata->base + SPI_CMD_REG);
  283. + reg_val |= 1 << SPI_CMD_TX_DMA_OFFSET;
  284. + reg_val |= 1 << SPI_CMD_RX_DMA_OFFSET;
  285. + writel(reg_val, mdata->base + SPI_CMD_REG);
  286. +
  287. + /* set deassert mode */
  288. + reg_val = readl(mdata->base + SPI_CMD_REG);
  289. + reg_val &= ~SPI_CMD_DEASSERT_MASK;
  290. + reg_val |= (chip_config->deassert << SPI_CMD_DEASSERT_OFFSET);
  291. + writel(reg_val, mdata->base + SPI_CMD_REG);
  292. +
  293. + /* pad select */
  294. + if (mdata->platform_compat & COMPAT_MT8173)
  295. + writel(mdata->pad_sel, mdata->base + SPI_PAD_SEL_REG);
  296. +
  297. + return 0;
  298. +}
  299. +
  300. +static int mtk_spi_setup_transfer(struct spi_device *spi,
  301. + struct spi_transfer *t)
  302. +{
  303. + u32 reg_val;
  304. + struct spi_master *master = spi->master;
  305. + struct mtk_spi_ddata *mdata = spi_master_get_devdata(master);
  306. + struct spi_message *m = master->cur_msg;
  307. + struct mtk_chip_config *chip_config;
  308. +
  309. + u8 cpha = spi->mode & SPI_CPHA ? 1 : 0;
  310. + u8 cpol = spi->mode & SPI_CPOL ? 1 : 0;
  311. +
  312. + reg_val = readl(mdata->base + SPI_CMD_REG);
  313. + reg_val &= ~(SPI_CMD_CPHA_MASK | SPI_CMD_CPOL_MASK);
  314. + reg_val |= (cpha << SPI_CMD_CPHA_OFFSET);
  315. + reg_val |= (cpol << SPI_CMD_CPOL_OFFSET);
  316. + writel(reg_val, mdata->base + SPI_CMD_REG);
  317. +
  318. + if (t->cs_change) {
  319. + if (!(list_is_last(&t->transfer_list, &m->transfers)))
  320. + mdata->state = IDLE;
  321. + } else {
  322. + mdata->state = IDLE;
  323. + mtk_spi_reset(mdata);
  324. + }
  325. +
  326. + chip_config = (struct mtk_chip_config *)spi->controller_data;
  327. + if (!chip_config) {
  328. + chip_config = (void *)&mtk_default_chip_info;
  329. + spi->controller_data = chip_config;
  330. + mdata->state = IDLE;
  331. + }
  332. +
  333. + mtk_spi_config(mdata, chip_config);
  334. +
  335. + return 0;
  336. +}
  337. +
  338. +static void mtk_spi_chipselect(struct spi_device *spi, int is_on)
  339. +{
  340. + struct mtk_spi_ddata *mdata = spi_master_get_devdata(spi->master);
  341. +
  342. + switch (is_on) {
  343. + case BITBANG_CS_ACTIVE:
  344. + mtk_set_pause_bit(mdata);
  345. + break;
  346. + case BITBANG_CS_INACTIVE:
  347. + mtk_clear_pause_bit(mdata);
  348. + break;
  349. + }
  350. +}
  351. +
  352. +static void mtk_spi_start_transfer(struct mtk_spi_ddata *mdata)
  353. +{
  354. + u32 reg_val;
  355. +
  356. + reg_val = readl(mdata->base + SPI_CMD_REG);
  357. + reg_val |= 1 << SPI_CMD_ACT_OFFSET;
  358. + writel(reg_val, mdata->base + SPI_CMD_REG);
  359. +}
  360. +
  361. +static void mtk_spi_resume_transfer(struct mtk_spi_ddata *mdata)
  362. +{
  363. + u32 reg_val;
  364. +
  365. + reg_val = readl(mdata->base + SPI_CMD_REG);
  366. + reg_val &= ~SPI_CMD_RESUME_MASK;
  367. + reg_val |= 1 << SPI_CMD_RESUME_OFFSET;
  368. + writel(reg_val, mdata->base + SPI_CMD_REG);
  369. +}
  370. +
  371. +static int mtk_spi_setup_packet(struct mtk_spi_ddata *mdata,
  372. + struct spi_transfer *xfer)
  373. +{
  374. + struct device *dev = &mdata->bitbang.master->dev;
  375. + u32 packet_size, packet_loop, reg_val;
  376. +
  377. + packet_size = min_t(unsigned, xfer->len, PACKET_SIZE);
  378. +
  379. + /* mtk hw has the restriction that xfer len must be a multiple of 1024,
  380. + * when it is greater than 1024bytes.
  381. + */
  382. + if (xfer->len % packet_size) {
  383. + dev_err(dev, "ERROR!The lens must be a multiple of %d, your len %d\n",
  384. + PACKET_SIZE, xfer->len);
  385. + return -EINVAL;
  386. + }
  387. +
  388. + packet_loop = xfer->len / packet_size;
  389. +
  390. + reg_val = readl(mdata->base + SPI_CFG1_REG);
  391. + reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK + SPI_CFG1_PACKET_LOOP_MASK);
  392. + reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
  393. + reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
  394. + writel(reg_val, mdata->base + SPI_CFG1_REG);
  395. +
  396. + return 0;
  397. +}
  398. +
  399. +static int mtk_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *xfer)
  400. +{
  401. + struct spi_master *master = spi->master;
  402. + struct mtk_spi_ddata *mdata = spi_master_get_devdata(master);
  403. + struct device *dev = &mdata->bitbang.master->dev;
  404. + int cmd, ret;
  405. +
  406. + /* mtk spi hw tx/rx have 4bytes aligned restriction,
  407. + * so kmalloc tx/rx buffer to workaround here.
  408. + */
  409. + mdata->tx_buf = NULL;
  410. + mdata->rx_buf = NULL;
  411. + if (xfer->tx_buf) {
  412. + mdata->tx_buf = kmalloc(xfer->len, GFP_KERNEL);
  413. + if (!mdata->tx_buf) {
  414. + dev_err(dev, "malloc tx_buf failed.\n");
  415. + ret = -ENOMEM;
  416. + goto err_free;
  417. + }
  418. + memcpy((void *)mdata->tx_buf, xfer->tx_buf, xfer->len);
  419. + }
  420. + if (xfer->rx_buf) {
  421. + mdata->rx_buf = kmalloc(xfer->len, GFP_KERNEL);
  422. + if (!mdata->rx_buf) {
  423. + dev_err(dev, "malloc rx_buf failed.\n");
  424. + ret = -ENOMEM;
  425. + goto err_free;
  426. + }
  427. + }
  428. +
  429. + reinit_completion(&mdata->done);
  430. +
  431. + xfer->tx_dma = DMA_ERROR_CODE;
  432. + xfer->rx_dma = DMA_ERROR_CODE;
  433. + if (xfer->tx_buf) {
  434. + xfer->tx_dma = dma_map_single(dev, (void *)mdata->tx_buf,
  435. + xfer->len, DMA_TO_DEVICE);
  436. + if (dma_mapping_error(dev, xfer->tx_dma)) {
  437. + dev_err(dev, "dma mapping tx_buf error.\n");
  438. + ret = -ENOMEM;
  439. + goto err_free;
  440. + }
  441. + }
  442. + if (xfer->rx_buf) {
  443. + xfer->rx_dma = dma_map_single(dev, mdata->rx_buf,
  444. + xfer->len, DMA_FROM_DEVICE);
  445. + if (dma_mapping_error(dev, xfer->rx_dma)) {
  446. + if (xfer->tx_buf)
  447. + dma_unmap_single(dev, xfer->tx_dma,
  448. + xfer->len, DMA_TO_DEVICE);
  449. + dev_err(dev, "dma mapping rx_buf error.\n");
  450. + ret = -ENOMEM;
  451. + goto err_free;
  452. + }
  453. + }
  454. +
  455. + ret = mtk_spi_setup_packet(mdata, xfer);
  456. + if (ret != 0)
  457. + goto err_free;
  458. +
  459. + /* Here is mt8173 HW issue: RX must enable TX, then TX transfer
  460. + * dummy data; TX don't need to enable RX. so enable TX dma for
  461. + * RX to workaround.
  462. + */
  463. + cmd = readl(mdata->base + SPI_CMD_REG);
  464. + if (xfer->tx_buf || (mdata->platform_compat & COMPAT_MT8173))
  465. + cmd |= 1 << SPI_CMD_TX_DMA_OFFSET;
  466. + if (xfer->rx_buf)
  467. + cmd |= 1 << SPI_CMD_RX_DMA_OFFSET;
  468. + writel(cmd, mdata->base + SPI_CMD_REG);
  469. +
  470. + /* set up the DMA bus address */
  471. + if (xfer->tx_dma != DMA_ERROR_CODE)
  472. + writel(cpu_to_le32(xfer->tx_dma), mdata->base + SPI_TX_SRC_REG);
  473. + if (xfer->rx_dma != DMA_ERROR_CODE)
  474. + writel(cpu_to_le32(xfer->rx_dma), mdata->base + SPI_RX_DST_REG);
  475. +
  476. + if (mdata->state == IDLE)
  477. + mtk_spi_start_transfer(mdata);
  478. + else if (mdata->state == PAUSED)
  479. + mtk_spi_resume_transfer(mdata);
  480. + else
  481. + mdata->state = INPROGRESS;
  482. +
  483. + wait_for_completion(&mdata->done);
  484. +
  485. + if (xfer->tx_dma != DMA_ERROR_CODE) {
  486. + dma_unmap_single(dev, xfer->tx_dma, xfer->len, DMA_TO_DEVICE);
  487. + xfer->tx_dma = DMA_ERROR_CODE;
  488. + }
  489. + if (xfer->rx_dma != DMA_ERROR_CODE) {
  490. + dma_unmap_single(dev, xfer->rx_dma, xfer->len, DMA_FROM_DEVICE);
  491. + xfer->rx_dma = DMA_ERROR_CODE;
  492. + }
  493. +
  494. + /* spi disable dma */
  495. + cmd = readl(mdata->base + SPI_CMD_REG);
  496. + cmd &= ~SPI_CMD_TX_DMA_MASK;
  497. + cmd &= ~SPI_CMD_RX_DMA_MASK;
  498. + writel(cmd, mdata->base + SPI_CMD_REG);
  499. +
  500. + if (xfer->rx_buf)
  501. + memcpy(xfer->rx_buf, mdata->rx_buf, xfer->len);
  502. +
  503. + ret = xfer->len;
  504. +
  505. +err_free:
  506. + kfree(mdata->tx_buf);
  507. + kfree(mdata->rx_buf);
  508. + return ret;
  509. +}
  510. +
  511. +static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
  512. +{
  513. + struct mtk_spi_ddata *mdata = dev_id;
  514. + u32 reg_val;
  515. +
  516. + reg_val = readl(mdata->base + SPI_STATUS0_REG);
  517. + if (reg_val & 0x2)
  518. + mdata->state = PAUSED;
  519. + else
  520. + mdata->state = IDLE;
  521. + complete(&mdata->done);
  522. +
  523. + return IRQ_HANDLED;
  524. +}
  525. +
  526. +static unsigned long mtk_get_device_prop(struct platform_device *pdev)
  527. +{
  528. + const struct of_device_id *match;
  529. +
  530. + match = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
  531. + return (unsigned long)match->data;
  532. +}
  533. +
  534. +static int mtk_spi_probe(struct platform_device *pdev)
  535. +{
  536. + struct spi_master *master;
  537. + struct mtk_spi_ddata *mdata;
  538. + struct resource *res;
  539. + int ret;
  540. +
  541. + master = spi_alloc_master(&pdev->dev, sizeof(struct mtk_spi_ddata));
  542. + if (!master) {
  543. + dev_err(&pdev->dev, "failed to alloc spi master\n");
  544. + return -ENOMEM;
  545. + }
  546. +
  547. + platform_set_drvdata(pdev, master);
  548. +
  549. + master->dev.of_node = pdev->dev.of_node;
  550. + master->bus_num = pdev->id;
  551. + master->num_chipselect = 1;
  552. + master->mode_bits = SPI_CPOL | SPI_CPHA;
  553. +
  554. + mdata = spi_master_get_devdata(master);
  555. +
  556. + mdata->bitbang.master = master;
  557. + mdata->bitbang.chipselect = mtk_spi_chipselect;
  558. + mdata->bitbang.setup_transfer = mtk_spi_setup_transfer;
  559. + mdata->bitbang.txrx_bufs = mtk_spi_txrx_bufs;
  560. + mdata->platform_compat = mtk_get_device_prop(pdev);
  561. +
  562. + if (mdata->platform_compat & COMPAT_MT8173) {
  563. + ret = of_property_read_u32(pdev->dev.of_node, "pad-select",
  564. + &mdata->pad_sel);
  565. + if (ret) {
  566. + dev_err(&pdev->dev, "failed to read pad select: %d\n",
  567. + ret);
  568. + goto err;
  569. + }
  570. +
  571. + if (mdata->pad_sel > MT8173_MAX_PAD_SEL) {
  572. + dev_err(&pdev->dev, "wrong pad-select: %u\n",
  573. + mdata->pad_sel);
  574. + goto err;
  575. + }
  576. + }
  577. +
  578. + init_completion(&mdata->done);
  579. +
  580. + mdata->clk = devm_clk_get(&pdev->dev, "main");
  581. + if (IS_ERR(mdata->clk)) {
  582. + ret = PTR_ERR(mdata->clk);
  583. + dev_err(&pdev->dev, "failed to get clock: %d\n", ret);
  584. + goto err;
  585. + }
  586. +
  587. + res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  588. + if (!res) {
  589. + ret = -ENODEV;
  590. + dev_err(&pdev->dev, "failed to determine base address\n");
  591. + goto err;
  592. + }
  593. +
  594. + mdata->base = devm_ioremap_resource(&pdev->dev, res);
  595. + if (IS_ERR(mdata->base)) {
  596. + ret = PTR_ERR(mdata->base);
  597. + goto err;
  598. + }
  599. +
  600. + ret = platform_get_irq(pdev, 0);
  601. + if (ret < 0) {
  602. + dev_err(&pdev->dev, "failed to get irq (%d)\n", ret);
  603. + goto err;
  604. + }
  605. +
  606. + mdata->irq = ret;
  607. +
  608. + if (!pdev->dev.dma_mask)
  609. + pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
  610. +
  611. + mdata->bitbang.master->dev.dma_mask = pdev->dev.dma_mask;
  612. +
  613. + ret = clk_prepare_enable(mdata->clk);
  614. + if (ret < 0) {
  615. + dev_err(&pdev->dev, "failed to enable clock (%d)\n", ret);
  616. + goto err;
  617. + }
  618. +
  619. + ret = devm_request_irq(&pdev->dev, mdata->irq, mtk_spi_interrupt,
  620. + IRQF_TRIGGER_NONE, dev_name(&pdev->dev), mdata);
  621. + if (ret) {
  622. + dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
  623. + goto err_disable_clk;
  624. + }
  625. +
  626. + ret = spi_bitbang_start(&mdata->bitbang);
  627. + if (ret) {
  628. + dev_err(&pdev->dev, "spi_bitbang_start failed (%d)\n", ret);
  629. +err_disable_clk:
  630. + clk_disable_unprepare(mdata->clk);
  631. +err:
  632. + spi_master_put(master);
  633. + }
  634. +
  635. + return ret;
  636. +}
  637. +
  638. +static int mtk_spi_remove(struct platform_device *pdev)
  639. +{
  640. + struct spi_master *master = platform_get_drvdata(pdev);
  641. + struct mtk_spi_ddata *mdata = spi_master_get_devdata(master);
  642. +
  643. + spi_bitbang_stop(&mdata->bitbang);
  644. + mtk_spi_reset(mdata);
  645. + clk_disable_unprepare(mdata->clk);
  646. + spi_master_put(master);
  647. +
  648. + return 0;
  649. +}
  650. +
  651. +struct platform_driver mtk_spi_driver = {
  652. + .driver = {
  653. + .name = "mtk-spi",
  654. + .of_match_table = mtk_spi_of_match,
  655. + },
  656. + .probe = mtk_spi_probe,
  657. + .remove = mtk_spi_remove,
  658. +};
  659. +
  660. +module_platform_driver(mtk_spi_driver);
  661. +
  662. +MODULE_DESCRIPTION("MTK SPI Controller driver");
  663. +MODULE_AUTHOR("Leilk Liu <[email protected]>");
  664. +MODULE_LICENSE("GPL v2");
  665. +MODULE_ALIAS("platform: mtk_spi");