0031-I2C-mediatek-Add-driver-for-MediaTek-MT8173-I2C-cont.patch 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. From 5f33206ebe4fb4a2cc8634f29c3e3c9bc01e3416 Mon Sep 17 00:00:00 2001
  2. From: Eddie Huang <[email protected]>
  3. Date: Wed, 6 May 2015 16:37:07 +0800
  4. Subject: [PATCH 31/76] I2C: mediatek: Add driver for MediaTek MT8173 I2C
  5. controller
  6. Add mediatek MT8173 I2C controller driver. Compare to I2C controller
  7. of earlier mediatek SoC, MT8173 fix write-then-read limitation, and
  8. also increase message size to 64kb.
  9. Signed-off-by: Xudong Chen <[email protected]>
  10. Signed-off-by: Liguo Zhang <[email protected]>
  11. Signed-off-by: Eddie Huang <[email protected]>
  12. ---
  13. drivers/i2c/busses/i2c-mt65xx.c | 104 ++++++++++++++++++++++++++++-----------
  14. 1 file changed, 76 insertions(+), 28 deletions(-)
  15. --- a/drivers/i2c/busses/i2c-mt65xx.c
  16. +++ b/drivers/i2c/busses/i2c-mt65xx.c
  17. @@ -33,10 +33,13 @@
  18. #include <linux/clk.h>
  19. #include <linux/completion.h>
  20. +#define I2C_RS_TRANSFER (1 << 4)
  21. #define I2C_HS_NACKERR (1 << 2)
  22. #define I2C_ACKERR (1 << 1)
  23. #define I2C_TRANSAC_COMP (1 << 0)
  24. #define I2C_TRANSAC_START (1 << 0)
  25. +#define I2C_RS_MUL_CNFG (1 << 15)
  26. +#define I2C_RS_MUL_TRIG (1 << 14)
  27. #define I2C_TIMING_STEP_DIV_MASK (0x3f << 0)
  28. #define I2C_TIMING_SAMPLE_COUNT_MASK (0x7 << 0)
  29. #define I2C_TIMING_SAMPLE_DIV_MASK (0x7 << 8)
  30. @@ -67,6 +70,9 @@
  31. #define MAX_MSG_NUM_MT6577 1
  32. #define MAX_DMA_TRANS_SIZE_MT6577 255
  33. #define MAX_WRRD_TRANS_SIZE_MT6577 31
  34. +#define MAX_MSG_NUM_MT8173 65535
  35. +#define MAX_DMA_TRANS_SIZE_MT8173 65535
  36. +#define MAX_WRRD_TRANS_SIZE_MT8173 65535
  37. #define MAX_SAMPLE_CNT_DIV 8
  38. #define MAX_STEP_CNT_DIV 64
  39. #define MAX_HS_STEP_CNT_DIV 8
  40. @@ -139,6 +145,7 @@ struct mtk_i2c_compatible {
  41. const struct i2c_adapter_quirks *quirks;
  42. unsigned char pmic_i2c;
  43. unsigned char dcm;
  44. + unsigned char auto_restart;
  45. };
  46. struct mtk_i2c {
  47. @@ -172,21 +179,39 @@ static const struct i2c_adapter_quirks m
  48. .max_comb_2nd_msg_len = MAX_WRRD_TRANS_SIZE_MT6577,
  49. };
  50. +static const struct i2c_adapter_quirks mt8173_i2c_quirks = {
  51. + .max_num_msgs = MAX_MSG_NUM_MT8173,
  52. + .max_write_len = MAX_DMA_TRANS_SIZE_MT8173,
  53. + .max_read_len = MAX_DMA_TRANS_SIZE_MT8173,
  54. + .max_comb_1st_msg_len = MAX_DMA_TRANS_SIZE_MT8173,
  55. + .max_comb_2nd_msg_len = MAX_WRRD_TRANS_SIZE_MT8173,
  56. +};
  57. +
  58. static const struct mtk_i2c_compatible mt6577_compat = {
  59. .quirks = &mt6577_i2c_quirks,
  60. .pmic_i2c = 0,
  61. .dcm = 1,
  62. + .auto_restart = 0,
  63. };
  64. static const struct mtk_i2c_compatible mt6589_compat = {
  65. .quirks = &mt6577_i2c_quirks,
  66. .pmic_i2c = 1,
  67. .dcm = 0,
  68. + .auto_restart = 0,
  69. +};
  70. +
  71. +static const struct mtk_i2c_compatible mt8173_compat = {
  72. + .quirks = &mt8173_i2c_quirks,
  73. + .pmic_i2c = 0,
  74. + .dcm = 1,
  75. + .auto_restart = 1,
  76. };
  77. static const struct of_device_id mtk_i2c_of_match[] = {
  78. { .compatible = "mediatek,mt6577-i2c", .data = (void *)&mt6577_compat },
  79. { .compatible = "mediatek,mt6589-i2c", .data = (void *)&mt6589_compat },
  80. + { .compatible = "mediatek,mt8173-i2c", .data = (void *)&mt8173_compat },
  81. {}
  82. };
  83. MODULE_DEVICE_TABLE(of, mtk_i2c_of_match);
  84. @@ -343,9 +368,11 @@ static int mtk_i2c_set_speed(struct mtk_
  85. return 0;
  86. }
  87. -static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs)
  88. +static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs,
  89. + int num, int left_num)
  90. {
  91. u16 addr_reg;
  92. + u16 start_reg;
  93. u16 control_reg;
  94. dma_addr_t rpaddr = 0;
  95. dma_addr_t wpaddr = 0;
  96. @@ -361,6 +388,8 @@ static int mtk_i2c_do_transfer(struct mt
  97. control_reg |= I2C_CONTROL_RS;
  98. if (i2c->op == I2C_MASTER_WRRD)
  99. control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
  100. + if (left_num >= 1)
  101. + control_reg |= I2C_CONTROL_RS;
  102. mtk_i2c_writew(control_reg, i2c, OFFSET_CONTROL);
  103. /* set start condition */
  104. @@ -375,13 +404,13 @@ static int mtk_i2c_do_transfer(struct mt
  105. mtk_i2c_writew(addr_reg, i2c, OFFSET_SLAVE_ADDR);
  106. /* Clear interrupt status */
  107. - mtk_i2c_writew(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP,
  108. - i2c, OFFSET_INTR_STAT);
  109. + mtk_i2c_writew(I2C_RS_TRANSFER | I2C_HS_NACKERR | I2C_ACKERR
  110. + | I2C_TRANSAC_COMP, i2c, OFFSET_INTR_STAT);
  111. mtk_i2c_writew(I2C_FIFO_ADDR_CLR, i2c, OFFSET_FIFO_ADDR_CLR);
  112. /* Enable interrupt */
  113. - mtk_i2c_writew(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP,
  114. - i2c, OFFSET_INTR_MASK);
  115. + mtk_i2c_writew(I2C_RS_TRANSFER | I2C_HS_NACKERR | I2C_ACKERR
  116. + | I2C_TRANSAC_COMP, i2c, OFFSET_INTR_MASK);
  117. /* Set transfer and transaction len */
  118. if (i2c->op == I2C_MASTER_WRRD) {
  119. @@ -390,7 +419,7 @@ static int mtk_i2c_do_transfer(struct mt
  120. mtk_i2c_writew(I2C_WRRD_TRANAC_VALUE, i2c, OFFSET_TRANSAC_LEN);
  121. } else {
  122. mtk_i2c_writew(msgs->len, i2c, OFFSET_TRANSFER_LEN);
  123. - mtk_i2c_writew(I2C_RD_TRANAC_VALUE, i2c, OFFSET_TRANSAC_LEN);
  124. + mtk_i2c_writew(num, i2c, OFFSET_TRANSAC_LEN);
  125. }
  126. /* Prepare buffer data to start transfer */
  127. @@ -436,13 +465,23 @@ static int mtk_i2c_do_transfer(struct mt
  128. /* flush before sending start */
  129. mb();
  130. mtk_i2c_writel_dma(I2C_DMA_START_EN, i2c, OFFSET_EN);
  131. - mtk_i2c_writew(I2C_TRANSAC_START, i2c, OFFSET_START);
  132. +
  133. + if (!i2c->dev_comp->auto_restart) {
  134. + start_reg = I2C_TRANSAC_START;
  135. + } else {
  136. + if (left_num >= 1)
  137. + start_reg = I2C_TRANSAC_START | I2C_RS_MUL_CNFG
  138. + | I2C_RS_MUL_TRIG;
  139. + else
  140. + start_reg = I2C_TRANSAC_START | I2C_RS_MUL_TRIG;
  141. + }
  142. + mtk_i2c_writew(start_reg, i2c, OFFSET_START);
  143. ret = wait_for_completion_timeout(&i2c->msg_complete,
  144. i2c->adap.timeout);
  145. /* Clear interrupt mask */
  146. - mtk_i2c_writew(~(I2C_HS_NACKERR | I2C_ACKERR
  147. + mtk_i2c_writew(~(I2C_RS_TRANSFER | I2C_HS_NACKERR | I2C_ACKERR
  148. | I2C_TRANSAC_COMP), i2c, OFFSET_INTR_MASK);
  149. if (i2c->op == I2C_MASTER_WR) {
  150. @@ -472,6 +511,10 @@ static int mtk_i2c_do_transfer(struct mt
  151. return -EREMOTEIO;
  152. }
  153. + if (i2c->irq_stat & I2C_RS_TRANSFER)
  154. + dev_dbg(i2c->dev, "addr: %x, restart transfer interrupt.\n",
  155. + msgs->addr);
  156. +
  157. return 0;
  158. }
  159. @@ -486,28 +529,33 @@ static int mtk_i2c_transfer(struct i2c_a
  160. if (ret)
  161. return ret;
  162. - if (msgs->buf == NULL) {
  163. - dev_dbg(i2c->dev, "data buffer is NULL.\n");
  164. - ret = -EINVAL;
  165. - goto err_exit;
  166. - }
  167. -
  168. - if (msgs->flags & I2C_M_RD)
  169. - i2c->op = I2C_MASTER_RD;
  170. - else
  171. - i2c->op = I2C_MASTER_WR;
  172. + while (left_num--) {
  173. + if (msgs->buf == NULL) {
  174. + dev_dbg(i2c->dev, "data buffer is NULL.\n");
  175. + ret = -EINVAL;
  176. + goto err_exit;
  177. + }
  178. - if (num > 1) {
  179. - /* combined two messages into one transaction */
  180. - i2c->op = I2C_MASTER_WRRD;
  181. - left_num--;
  182. - }
  183. + if (msgs->flags & I2C_M_RD)
  184. + i2c->op = I2C_MASTER_RD;
  185. + else
  186. + i2c->op = I2C_MASTER_WR;
  187. +
  188. + if (!i2c->dev_comp->auto_restart) {
  189. + if (num > 1) {
  190. + /* combined two messages into one transaction */
  191. + i2c->op = I2C_MASTER_WRRD;
  192. + left_num--;
  193. + }
  194. + }
  195. - /* always use DMA mode. */
  196. - ret = mtk_i2c_do_transfer(i2c, msgs);
  197. - if (ret < 0)
  198. - goto err_exit;
  199. + /* always use DMA mode. */
  200. + ret = mtk_i2c_do_transfer(i2c, msgs, num, left_num);
  201. + if (ret < 0)
  202. + goto err_exit;
  203. + msgs++;
  204. + }
  205. /* the return value is number of executed messages */
  206. ret = num;
  207. @@ -521,7 +569,7 @@ static irqreturn_t mtk_i2c_irq(int irqno
  208. struct mtk_i2c *i2c = dev_id;
  209. i2c->irq_stat = mtk_i2c_readw(i2c, OFFSET_INTR_STAT);
  210. - mtk_i2c_writew(I2C_HS_NACKERR | I2C_ACKERR
  211. + mtk_i2c_writew(I2C_RS_TRANSFER | I2C_HS_NACKERR | I2C_ACKERR
  212. | I2C_TRANSAC_COMP, i2c, OFFSET_INTR_STAT);
  213. complete(&i2c->msg_complete);