734-net-phy-at803x-allow-to-configure-via-pdata.patch 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. From: Gabor Juhos <[email protected]>
  2. Subject: net: phy: allow to configure AR803x PHYs via platform data
  3. Add a patch for the at803x phy driver, in order to be able
  4. to configure some register settings via platform data.
  5. Signed-off-by: Gabor Juhos <[email protected]>
  6. ---
  7. drivers/net/phy/at803x.c | 56 ++++++++++++++++++++++++++++++++
  8. include/linux/platform_data/phy-at803x.h | 11 +++++++
  9. 2 files changed, 67 insertions(+)
  10. create mode 100644 include/linux/platform_data/phy-at803x.h
  11. --- a/drivers/net/phy/at803x.c
  12. +++ b/drivers/net/phy/at803x.c
  13. @@ -12,12 +12,14 @@
  14. */
  15. #include <linux/phy.h>
  16. +#include <linux/mdio.h>
  17. #include <linux/module.h>
  18. #include <linux/string.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/of_gpio.h>
  22. #include <linux/gpio/consumer.h>
  23. +#include <linux/platform_data/phy-at803x.h>
  24. #define AT803X_INTR_ENABLE 0x12
  25. #define AT803X_INTR_ENABLE_AUTONEG_ERR BIT(15)
  26. @@ -45,6 +47,11 @@
  27. #define AT803X_REG_CHIP_CONFIG 0x1f
  28. #define AT803X_BT_BX_REG_SEL 0x8000
  29. +#define AT803X_PCS_SMART_EEE_CTRL3 0x805D
  30. +#define AT803X_SMART_EEE_CTRL3_LPI_TX_DELAY_SEL_MASK 0x3
  31. +#define AT803X_SMART_EEE_CTRL3_LPI_TX_DELAY_SEL_SHIFT 12
  32. +#define AT803X_SMART_EEE_CTRL3_LPI_EN BIT(8)
  33. +
  34. #define AT803X_DEBUG_ADDR 0x1D
  35. #define AT803X_DEBUG_DATA 0x1E
  36. @@ -73,6 +80,7 @@ MODULE_LICENSE("GPL");
  37. struct at803x_priv {
  38. bool phy_reset:1;
  39. + int prev_speed;
  40. };
  41. struct at803x_context {
  42. @@ -249,8 +257,16 @@ static int at803x_probe(struct phy_devic
  43. return 0;
  44. }
  45. +static void at803x_disable_smarteee(struct phy_device *phydev)
  46. +{
  47. + phy_write_mmd(phydev, MDIO_MMD_PCS, AT803X_PCS_SMART_EEE_CTRL3,
  48. + 1 << AT803X_SMART_EEE_CTRL3_LPI_TX_DELAY_SEL_SHIFT);
  49. + phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
  50. +}
  51. +
  52. static int at803x_config_init(struct phy_device *phydev)
  53. {
  54. + struct at803x_platform_data *pdata;
  55. int ret;
  56. ret = genphy_config_init(phydev);
  57. @@ -271,6 +287,26 @@ static int at803x_config_init(struct phy
  58. return ret;
  59. }
  60. + pdata = dev_get_platdata(&phydev->mdio.dev);
  61. + if (pdata) {
  62. + if (pdata->disable_smarteee)
  63. + at803x_disable_smarteee(phydev);
  64. +
  65. + if (pdata->enable_rgmii_rx_delay)
  66. + at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 0,
  67. + AT803X_DEBUG_RX_CLK_DLY_EN);
  68. + else
  69. + at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0,
  70. + AT803X_DEBUG_RX_CLK_DLY_EN, 0);
  71. +
  72. + if (pdata->enable_rgmii_tx_delay)
  73. + at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0,
  74. + AT803X_DEBUG_TX_CLK_DLY_EN);
  75. + else
  76. + at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5,
  77. + AT803X_DEBUG_TX_CLK_DLY_EN, 0);
  78. + }
  79. +
  80. return 0;
  81. }
  82. @@ -308,6 +344,8 @@ static int at803x_config_intr(struct phy
  83. static void at803x_link_change_notify(struct phy_device *phydev)
  84. {
  85. struct at803x_priv *priv = phydev->priv;
  86. + struct at803x_platform_data *pdata;
  87. + pdata = dev_get_platdata(&phydev->mdio.dev);
  88. /*
  89. * Conduct a hardware reset for AT8030/2 every time a link loss is
  90. @@ -336,6 +374,24 @@ static void at803x_link_change_notify(st
  91. } else {
  92. priv->phy_reset = false;
  93. }
  94. + if (pdata && pdata->fixup_rgmii_tx_delay &&
  95. + phydev->speed != priv->prev_speed) {
  96. + switch (phydev->speed) {
  97. + case SPEED_10:
  98. + case SPEED_100:
  99. + at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0,
  100. + AT803X_DEBUG_TX_CLK_DLY_EN);
  101. + break;
  102. + case SPEED_1000:
  103. + at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5,
  104. + AT803X_DEBUG_TX_CLK_DLY_EN, 0);
  105. + break;
  106. + default:
  107. + break;
  108. + }
  109. +
  110. + priv->prev_speed = phydev->speed;
  111. + }
  112. }
  113. static int at803x_aneg_done(struct phy_device *phydev)
  114. --- /dev/null
  115. +++ b/include/linux/platform_data/phy-at803x.h
  116. @@ -0,0 +1,11 @@
  117. +#ifndef _PHY_AT803X_PDATA_H
  118. +#define _PHY_AT803X_PDATA_H
  119. +
  120. +struct at803x_platform_data {
  121. + int disable_smarteee:1;
  122. + int enable_rgmii_tx_delay:1;
  123. + int enable_rgmii_rx_delay:1;
  124. + int fixup_rgmii_tx_delay:1;
  125. +};
  126. +
  127. +#endif /* _PHY_AT803X_PDATA_H */