986-rt2x00-add-TX-LOFT-calibration.patch 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. --- a/drivers/net/wireless/ralink/rt2x00/rt2800lib.c
  2. +++ b/drivers/net/wireless/ralink/rt2x00/rt2800lib.c
  3. @@ -9000,6 +9000,957 @@ restore_value:
  4. }
  5. EXPORT_SYMBOL_GPL(rt2800_rxiq_calibration);
  6. +static void rt2800_rf_configstore(struct rt2x00_dev *rt2x00dev, rf_reg_pair rf_reg_record[][13], u8 chain)
  7. +{
  8. + u8 rfvalue = 0;
  9. +
  10. + if (chain == CHAIN_0) {
  11. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  12. + rf_reg_record[CHAIN_0][0].bank = 0;
  13. + rf_reg_record[CHAIN_0][0].reg = 1;
  14. + rf_reg_record[CHAIN_0][0].value = rfvalue;
  15. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  16. + rf_reg_record[CHAIN_0][1].bank = 0;
  17. + rf_reg_record[CHAIN_0][1].reg = 2;
  18. + rf_reg_record[CHAIN_0][1].value = rfvalue;
  19. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  20. + rf_reg_record[CHAIN_0][2].bank = 0;
  21. + rf_reg_record[CHAIN_0][2].reg = 35;
  22. + rf_reg_record[CHAIN_0][2].value = rfvalue;
  23. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  24. + rf_reg_record[CHAIN_0][3].bank = 0;
  25. + rf_reg_record[CHAIN_0][3].reg = 42;
  26. + rf_reg_record[CHAIN_0][3].value = rfvalue;
  27. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 0);
  28. + rf_reg_record[CHAIN_0][4].bank = 4;
  29. + rf_reg_record[CHAIN_0][4].reg = 0;
  30. + rf_reg_record[CHAIN_0][4].value = rfvalue;
  31. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 2);
  32. + rf_reg_record[CHAIN_0][5].bank = 4;
  33. + rf_reg_record[CHAIN_0][5].reg = 2;
  34. + rf_reg_record[CHAIN_0][5].value = rfvalue;
  35. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 34);
  36. + rf_reg_record[CHAIN_0][6].bank = 4;
  37. + rf_reg_record[CHAIN_0][6].reg = 34;
  38. + rf_reg_record[CHAIN_0][6].value = rfvalue;
  39. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  40. + rf_reg_record[CHAIN_0][7].bank = 5;
  41. + rf_reg_record[CHAIN_0][7].reg = 3;
  42. + rf_reg_record[CHAIN_0][7].value = rfvalue;
  43. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  44. + rf_reg_record[CHAIN_0][8].bank = 5;
  45. + rf_reg_record[CHAIN_0][8].reg = 4;
  46. + rf_reg_record[CHAIN_0][8].value = rfvalue;
  47. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  48. + rf_reg_record[CHAIN_0][9].bank = 5;
  49. + rf_reg_record[CHAIN_0][9].reg = 17;
  50. + rf_reg_record[CHAIN_0][9].value = rfvalue;
  51. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  52. + rf_reg_record[CHAIN_0][10].bank = 5;
  53. + rf_reg_record[CHAIN_0][10].reg = 18;
  54. + rf_reg_record[CHAIN_0][10].value = rfvalue;
  55. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  56. + rf_reg_record[CHAIN_0][11].bank = 5;
  57. + rf_reg_record[CHAIN_0][11].reg = 19;
  58. + rf_reg_record[CHAIN_0][11].value = rfvalue;
  59. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  60. + rf_reg_record[CHAIN_0][12].bank = 5;
  61. + rf_reg_record[CHAIN_0][12].reg = 20;
  62. + rf_reg_record[CHAIN_0][12].value = rfvalue;
  63. + } else if (chain == CHAIN_1) {
  64. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  65. + rf_reg_record[CHAIN_1][0].bank = 0;
  66. + rf_reg_record[CHAIN_1][0].reg = 1;
  67. + rf_reg_record[CHAIN_1][0].value = rfvalue;
  68. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  69. + rf_reg_record[CHAIN_1][1].bank = 0;
  70. + rf_reg_record[CHAIN_1][1].reg = 2;
  71. + rf_reg_record[CHAIN_1][1].value = rfvalue;
  72. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  73. + rf_reg_record[CHAIN_1][2].bank = 0;
  74. + rf_reg_record[CHAIN_1][2].reg = 35;
  75. + rf_reg_record[CHAIN_1][2].value = rfvalue;
  76. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  77. + rf_reg_record[CHAIN_1][3].bank = 0;
  78. + rf_reg_record[CHAIN_1][3].reg = 42;
  79. + rf_reg_record[CHAIN_1][3].value = rfvalue;
  80. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 0);
  81. + rf_reg_record[CHAIN_1][4].bank = 6;
  82. + rf_reg_record[CHAIN_1][4].reg = 0;
  83. + rf_reg_record[CHAIN_1][4].value = rfvalue;
  84. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 2);
  85. + rf_reg_record[CHAIN_1][5].bank = 6;
  86. + rf_reg_record[CHAIN_1][5].reg = 2;
  87. + rf_reg_record[CHAIN_1][5].value = rfvalue;
  88. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 34);
  89. + rf_reg_record[CHAIN_1][6].bank = 6;
  90. + rf_reg_record[CHAIN_1][6].reg = 34;
  91. + rf_reg_record[CHAIN_1][6].value = rfvalue;
  92. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 3);
  93. + rf_reg_record[CHAIN_1][7].bank = 7;
  94. + rf_reg_record[CHAIN_1][7].reg = 3;
  95. + rf_reg_record[CHAIN_1][7].value = rfvalue;
  96. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 4);
  97. + rf_reg_record[CHAIN_1][8].bank = 7;
  98. + rf_reg_record[CHAIN_1][8].reg = 4;
  99. + rf_reg_record[CHAIN_1][8].value = rfvalue;
  100. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 17);
  101. + rf_reg_record[CHAIN_1][9].bank = 7;
  102. + rf_reg_record[CHAIN_1][9].reg = 17;
  103. + rf_reg_record[CHAIN_1][9].value = rfvalue;
  104. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 18);
  105. + rf_reg_record[CHAIN_1][10].bank = 7;
  106. + rf_reg_record[CHAIN_1][10].reg = 18;
  107. + rf_reg_record[CHAIN_1][10].value = rfvalue;
  108. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 19);
  109. + rf_reg_record[CHAIN_1][11].bank = 7;
  110. + rf_reg_record[CHAIN_1][11].reg = 19;
  111. + rf_reg_record[CHAIN_1][11].value = rfvalue;
  112. + rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 20);
  113. + rf_reg_record[CHAIN_1][12].bank = 7;
  114. + rf_reg_record[CHAIN_1][12].reg = 20;
  115. + rf_reg_record[CHAIN_1][12].value = rfvalue;
  116. + } else {
  117. + rt2x00_warn(rt2x00dev, "Unknown chain = %u\n", chain);
  118. + return;
  119. + }
  120. +
  121. + return;
  122. +}
  123. +EXPORT_SYMBOL_GPL(rt2800_rf_configstore);
  124. +
  125. +static void rt2800_rf_configrecover(struct rt2x00_dev *rt2x00dev, rf_reg_pair rf_record[][13])
  126. +{
  127. + u8 chain_index = 0, record_index = 0;
  128. + u8 bank = 0, rf_register = 0, value = 0;
  129. +
  130. + for (chain_index = 0; chain_index < 2; chain_index++) {
  131. + for (record_index = 0; record_index < 13; record_index++) {
  132. + bank = rf_record[chain_index][record_index].bank;
  133. + rf_register = rf_record[chain_index][record_index].reg;
  134. + value = rf_record[chain_index][record_index].value;
  135. + rt2800_rfcsr_write_bank(rt2x00dev, bank, rf_register, value);
  136. + rt2x00_dbg(rt2x00dev, "bank: %d, rf_register: %d, value: %x\n", bank, rf_register, value);
  137. + }
  138. + }
  139. +
  140. + return;
  141. +}
  142. +EXPORT_SYMBOL_GPL(rt2800_rf_configrecover);
  143. +
  144. +static void rt2800_setbbptonegenerator(struct rt2x00_dev *rt2x00dev)
  145. +{
  146. + rt2800_bbp_write(rt2x00dev, 158, 0xAA);
  147. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  148. +
  149. + rt2800_bbp_write(rt2x00dev, 158, 0xAB);
  150. + rt2800_bbp_write(rt2x00dev, 159, 0x0A);
  151. +
  152. + rt2800_bbp_write(rt2x00dev, 158, 0xAC);
  153. + rt2800_bbp_write(rt2x00dev, 159, 0x3F);
  154. +
  155. + rt2800_bbp_write(rt2x00dev, 158, 0xAD);
  156. + rt2800_bbp_write(rt2x00dev, 159, 0x3F);
  157. +
  158. + rt2800_bbp_write(rt2x00dev, 244, 0x40);
  159. +
  160. + return;
  161. +}
  162. +EXPORT_SYMBOL_GPL(rt2800_setbbptonegenerator);
  163. +
  164. +u32 rt2800_do_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx, u8 read_neg)
  165. +{
  166. + u32 macvalue = 0;
  167. + int fftout_i = 0, fftout_q = 0;
  168. + u32 ptmp=0, pint = 0;
  169. + u8 bbp = 0;
  170. + u8 tidxi;
  171. +
  172. + rt2800_bbp_write(rt2x00dev, 158, 0x00);
  173. + rt2800_bbp_write(rt2x00dev, 159, 0x9b);
  174. +
  175. + bbp = 0x9b;
  176. +
  177. + while (bbp == 0x9b) {
  178. + udelay(10);
  179. + bbp = rt2800_bbp_read(rt2x00dev, 159);
  180. + bbp = bbp & 0xff;
  181. + }
  182. +
  183. + rt2800_bbp_write(rt2x00dev, 158, 0xba);
  184. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  185. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  186. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  187. +
  188. + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  189. +
  190. + fftout_i = (macvalue >> 16);
  191. + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  192. + fftout_q = (macvalue & 0xffff);
  193. + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  194. + ptmp = (fftout_i * fftout_i);
  195. + ptmp = ptmp + (fftout_q * fftout_q);
  196. + pint = ptmp;
  197. + rt2x00_dbg(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
  198. + if (read_neg) {
  199. + pint = pint >> 1;
  200. + tidxi = 0x40 - tidx;
  201. + tidxi = tidxi & 0x3f;
  202. +
  203. + rt2800_bbp_write(rt2x00dev, 158, 0xba);
  204. + rt2800_bbp_write(rt2x00dev, 159, tidxi);
  205. + rt2800_bbp_write(rt2x00dev, 159, tidxi);
  206. + rt2800_bbp_write(rt2x00dev, 159, tidxi);
  207. +
  208. + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  209. +
  210. + fftout_i = (macvalue >> 16);
  211. + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  212. + fftout_q = (macvalue & 0xffff);
  213. + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  214. + ptmp = (fftout_i * fftout_i);
  215. + ptmp = ptmp + (fftout_q * fftout_q);
  216. + ptmp = ptmp >> 1;
  217. + pint = pint + ptmp;
  218. +
  219. + }
  220. +
  221. + return pint;
  222. +}
  223. +EXPORT_SYMBOL_GPL(rt2800_do_fft_accumulation);
  224. +
  225. +u32 rt2800_read_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx) {
  226. + u32 macvalue = 0;
  227. + int fftout_i = 0, fftout_q = 0;
  228. + u32 ptmp=0, pint = 0;
  229. +
  230. + rt2800_bbp_write(rt2x00dev, 158, 0xBA);
  231. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  232. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  233. + rt2800_bbp_write(rt2x00dev, 159, tidx);
  234. +
  235. + macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  236. +
  237. + fftout_i = (macvalue >> 16);
  238. + fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  239. + fftout_q = (macvalue & 0xffff);
  240. + fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  241. + ptmp = (fftout_i * fftout_i);
  242. + ptmp = ptmp + (fftout_q * fftout_q);
  243. + pint = ptmp;
  244. + rt2x00_info(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
  245. +
  246. + return pint;
  247. +}
  248. +EXPORT_SYMBOL_GPL(rt2800_read_fft_accumulation);
  249. +
  250. +static void rt2800_write_dc(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc, u8 iorq, u8 dc)
  251. +{
  252. + u8 bbp = 0;
  253. +
  254. + rt2800_bbp_write(rt2x00dev, 158, 0xb0);
  255. + bbp = alc | 0x80;
  256. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  257. +
  258. + if (ch_idx == 0)
  259. + bbp = (iorq == 0) ? 0xb1: 0xb2;
  260. + else
  261. + bbp = (iorq == 0) ? 0xb8: 0xb9;
  262. +
  263. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  264. + bbp = dc;
  265. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  266. +
  267. + return;
  268. +}
  269. +EXPORT_SYMBOL_GPL(rt2800_write_dc);
  270. +
  271. +static void rt2800_loft_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc_idx, u8 dc_result[][RF_ALC_NUM][2])
  272. +{
  273. + u32 p0 = 0, p1 = 0, pf = 0;
  274. + char idx0 = 0, idx1 = 0;
  275. + u8 idxf[] = {0x00, 0x00};
  276. + u8 ibit = 0x20;
  277. + u8 iorq;
  278. + char bidx;
  279. +
  280. + rt2800_bbp_write(rt2x00dev, 158, 0xb0);
  281. + rt2800_bbp_write(rt2x00dev, 159, 0x80);
  282. +
  283. + for (bidx = 5; bidx >= 0; bidx--) {
  284. + for (iorq = 0; iorq <= 1; iorq++) {
  285. + rt2x00_dbg(rt2x00dev, "\n========================================================\n");
  286. +
  287. + if (idxf[iorq] == 0x20) {
  288. + idx0 = 0x20;
  289. + p0 = pf;
  290. + } else {
  291. + idx0 = idxf[iorq] - ibit;
  292. + idx0 = idx0 & 0x3F;
  293. + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx0);
  294. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  295. + }
  296. +
  297. + idx1 = idxf[iorq] + ((bidx == 5) ? 0 : ibit);
  298. + idx1 = idx1 & 0x3F;
  299. + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx1);
  300. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  301. +
  302. + rt2x00_dbg(rt2x00dev, "alc=%u, IorQ=%u, idx_final=%2x\n", alc_idx, iorq, idxf[iorq]);
  303. + rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pf=%x, idx_0=%x, idx_1=%x, ibit=%x !\n", p0, p1, pf, idx0, idx1, ibit);
  304. +
  305. + if ((bidx != 5) && (pf <= p0) && (pf < p1)) {
  306. + pf = pf;
  307. + idxf[iorq] = idxf[iorq];
  308. + } else if (p0 < p1) {
  309. + pf = p0;
  310. + idxf[iorq] = idx0 & 0x3F;
  311. + } else {
  312. + pf = p1;
  313. + idxf[iorq] = idx1 & 0x3F;
  314. + }
  315. + rt2x00_dbg(rt2x00dev, "IorQ=%u, idx_final[%u]:%x, pf:%8x\n", iorq, iorq, idxf[iorq], pf);
  316. +
  317. + rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idxf[iorq]);
  318. +
  319. + }
  320. + ibit = ibit >> 1;
  321. + }
  322. + dc_result[ch_idx][alc_idx][0] = idxf[0];
  323. + dc_result[ch_idx][alc_idx][1] = idxf[1];
  324. +
  325. + return;
  326. +}
  327. +EXPORT_SYMBOL_GPL(rt2800_loft_search);
  328. +
  329. +static void rt2800_iq_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 *ges, u8 *pes)
  330. +{
  331. + u32 p0 = 0, p1 = 0, pf = 0;
  332. + char perr = 0, gerr = 0, iq_err = 0;
  333. + char pef = 0, gef = 0;
  334. + char psta, pend;
  335. + char gsta, gend;
  336. +
  337. + u8 ibit = 0x20;
  338. + u8 first_search = 0x00, touch_neg_max = 0x00;
  339. + char idx0 = 0, idx1 = 0;
  340. + u8 gop;
  341. + u8 bbp = 0;
  342. + char bidx;
  343. +
  344. + rt2x00_info(rt2x00dev, "IQCalibration Start!\n");
  345. + for (bidx = 5; bidx >= 1; bidx--) {
  346. + for (gop = 0; gop < 2; gop++) {
  347. + rt2x00_dbg(rt2x00dev, "\n========================================================\n");
  348. +
  349. + if ((gop == 1) || (bidx < 4)) {
  350. + if (gop == 0)
  351. + iq_err = gerr;
  352. + else
  353. + iq_err = perr;
  354. +
  355. + first_search = (gop == 0) ? (bidx == 3) : (bidx == 5);
  356. + touch_neg_max = (gop) ? ((iq_err & 0x0F) == 0x08) : ((iq_err & 0x3F) == 0x20);
  357. +
  358. + if (touch_neg_max) {
  359. + p0 = pf;
  360. + idx0 = iq_err;
  361. + } else {
  362. + idx0 = iq_err - ibit;
  363. + bbp = (ch_idx == 0) ? ((gop == 0) ? 0x28 : 0x29): ((gop == 0) ? 0x46 : 0x47);
  364. +
  365. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  366. + rt2800_bbp_write(rt2x00dev, 159, idx0);
  367. +
  368. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  369. + }
  370. +
  371. + idx1 = iq_err + (first_search ? 0 : ibit);
  372. + idx1 = (gop == 0) ? (idx1 & 0x0F) : (idx1 & 0x3F);
  373. +
  374. + bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 : (gop == 0) ? 0x46 : 0x47;
  375. +
  376. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  377. + rt2800_bbp_write(rt2x00dev, 159, idx1);
  378. +
  379. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  380. +
  381. + rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pwer_final=%x, idx0=%x, idx1=%x, iq_err=%x, gop=%d, ibit=%x !\n", p0, p1, pf, idx0, idx1, iq_err, gop, ibit);
  382. +
  383. + if ((!first_search) && (pf <= p0) && (pf < p1)) {
  384. + pf = pf;
  385. + } else if (p0 < p1) {
  386. + pf = p0;
  387. + iq_err = idx0;
  388. + } else {
  389. + pf = p1;
  390. + iq_err = idx1;
  391. + }
  392. +
  393. + bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 : (gop == 0) ? 0x46 : 0x47;
  394. +
  395. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  396. + rt2800_bbp_write(rt2x00dev, 159, iq_err);
  397. +
  398. + if (gop == 0)
  399. + gerr = iq_err;
  400. + else
  401. + perr = iq_err;
  402. +
  403. + rt2x00_dbg(rt2x00dev, "IQCalibration pf=%8x (%2x, %2x) !\n", pf, gerr & 0x0F, perr & 0x3F);
  404. +
  405. + }
  406. + }
  407. +
  408. + if (bidx > 0)
  409. + ibit = (ibit >> 1);
  410. + }
  411. + gerr = (gerr & 0x08) ? (gerr & 0x0F) - 0x10 : (gerr & 0x0F);
  412. + perr = (perr & 0x20) ? (perr & 0x3F) - 0x40 : (perr & 0x3F);
  413. +
  414. + gerr = (gerr < -0x07) ? -0x07 : (gerr > 0x05) ? 0x05 : gerr;
  415. + gsta = gerr - 1;
  416. + gend = gerr + 2;
  417. +
  418. + perr = (perr < -0x1f) ? -0x1f : (perr > 0x1d) ? 0x1d : perr;
  419. + psta = perr - 1;
  420. + pend = perr + 2;
  421. +
  422. + for (gef = gsta; gef <= gend; gef = gef + 1)
  423. + for (pef = psta; pef <= pend; pef = pef + 1) {
  424. + bbp = (ch_idx == 0) ? 0x28 : 0x46;
  425. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  426. + rt2800_bbp_write(rt2x00dev, 159, gef & 0x0F);
  427. +
  428. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  429. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  430. + rt2800_bbp_write(rt2x00dev, 159, pef & 0x3F);
  431. +
  432. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  433. + if ((gef == gsta) && (pef == psta)) {
  434. + pf = p1;
  435. + gerr = gef;
  436. + perr = pef;
  437. + }
  438. + else if (pf > p1){
  439. + pf = p1;
  440. + gerr = gef;
  441. + perr = pef;
  442. + }
  443. + rt2x00_dbg(rt2x00dev, "Fine IQCalibration p1=%8x pf=%8x (%2x, %2x) !\n", p1, pf, gef & 0x0F, pef & 0x3F);
  444. + }
  445. +
  446. + ges[ch_idx] = gerr & 0x0F;
  447. + pes[ch_idx] = perr & 0x3F;
  448. +
  449. + rt2x00_info(rt2x00dev, "IQCalibration Done! CH = %u, (gain=%2x, phase=%2x)\n", ch_idx, gerr & 0x0F, perr & 0x3F);
  450. +
  451. + return;
  452. +}
  453. +EXPORT_SYMBOL_GPL(rt2800_iq_search);
  454. +
  455. +static void rt2800_rf_aux_tx0_loopback(struct rt2x00_dev *rt2x00dev)
  456. +{
  457. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x21);
  458. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x10);
  459. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  460. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x1b);
  461. + rt2800_rfcsr_write_bank(rt2x00dev, 4, 0, 0x81);
  462. + rt2800_rfcsr_write_bank(rt2x00dev, 4, 2, 0x81);
  463. + rt2800_rfcsr_write_bank(rt2x00dev, 4, 34, 0xee);
  464. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, 0x2d);
  465. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, 0x2d);
  466. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, 0x80);
  467. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xd7);
  468. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0xa2);
  469. + rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x20);
  470. +}
  471. +EXPORT_SYMBOL_GPL(rt2800_rf_aux_tx0_loopback);
  472. +
  473. +static void rt2800_rf_aux_tx1_loopback(struct rt2x00_dev *rt2x00dev)
  474. +{
  475. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x22);
  476. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x20);
  477. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  478. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x4b);
  479. + rt2800_rfcsr_write_bank(rt2x00dev, 6, 0, 0x81);
  480. + rt2800_rfcsr_write_bank(rt2x00dev, 6, 2, 0x81);
  481. + rt2800_rfcsr_write_bank(rt2x00dev, 6, 34, 0xee);
  482. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 3, 0x2d);
  483. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 4, 0x2d);
  484. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 17, 0x80);
  485. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 18, 0xd7);
  486. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 19, 0xa2);
  487. + rt2800_rfcsr_write_bank(rt2x00dev, 7, 20, 0x20);
  488. +}
  489. +EXPORT_SYMBOL_GPL(rt2800_rf_aux_tx1_loopback);
  490. +
  491. +void rt2800_loft_iq_calibration(struct rt2x00_dev *rt2x00dev)
  492. +{
  493. + rf_reg_pair rf_store[CHAIN_NUM][13];
  494. + u32 macorg1 = 0;
  495. + u32 macorg2 = 0;
  496. + u32 macorg3 = 0;
  497. + u32 macorg4 = 0;
  498. + u32 macorg5 = 0;
  499. + u32 orig528 = 0;
  500. + u32 orig52c = 0;
  501. +
  502. + u32 savemacsysctrl = 0, mtxcycle = 0;
  503. + u32 macvalue = 0;
  504. + u32 mac13b8 = 0;
  505. + u32 p0 = 0, p1 = 0;
  506. + u32 p0_idx10 = 0, p1_idx10 = 0;
  507. +
  508. + u8 rfvalue;
  509. + u8 loft_dc_search_result[CHAIN_NUM][RF_ALC_NUM][2];
  510. + u8 ger[CHAIN_NUM], per[CHAIN_NUM];
  511. + u8 rf_gain[] = {0x00, 0x01, 0x02, 0x04, 0x08, 0x0c};
  512. + u8 rfvga_gain_table[] = {0x24, 0x25, 0x26, 0x27, 0x28, 0x2c, 0x2d, 0x2e, 0x2f, 0x30, 0x31, 0x38, 0x39, 0x3a, 0x3b, 0x3c, 0x3d, 0x3e, 0x3F};
  513. +
  514. + u8 vga_gain[] = {14, 14};
  515. + u8 bbp_2324gain[] = {0x16, 0x14, 0x12, 0x10, 0x0c, 0x08};
  516. + u8 bbp = 0, ch_idx = 0, rf_alc_idx = 0, idx = 0;
  517. + u8 bbpr30, rfb0r39, rfb0r42;
  518. + u8 bbpr1;
  519. + u8 bbpr4;
  520. + u8 bbpr241, bbpr242;
  521. + u8 count_step;
  522. +
  523. + savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  524. + macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  525. + macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  526. + macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  527. + macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  528. + macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  529. + mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
  530. + orig528 = rt2800_register_read(rt2x00dev, RF_CONTROL2);
  531. + orig52c = rt2800_register_read(rt2x00dev, RF_BYPASS2);
  532. +
  533. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  534. + macvalue &= (~0x04);
  535. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  536. +
  537. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  538. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  539. + if (macvalue & 0x01)
  540. + udelay(50);
  541. + else
  542. + break;
  543. + }
  544. +
  545. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  546. + macvalue &= (~0x08);
  547. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  548. +
  549. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  550. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  551. + if (macvalue & 0x02)
  552. + udelay(50);
  553. + else
  554. + break;
  555. + }
  556. +
  557. + for (ch_idx = 0; ch_idx < 2; ch_idx++) {
  558. + rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
  559. + }
  560. +
  561. + bbpr30 = rt2800_bbp_read(rt2x00dev, 30);
  562. + rfb0r39 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 39);
  563. + rfb0r42 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  564. +
  565. + rt2800_bbp_write(rt2x00dev, 30, 0x1F);
  566. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, 0x80);
  567. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x5B);
  568. +
  569. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  570. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  571. +
  572. + rt2800_setbbptonegenerator(rt2x00dev);
  573. +
  574. + for (ch_idx = 0; ch_idx < 2; ch_idx ++) {
  575. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  576. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  577. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00);
  578. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
  579. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  580. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
  581. + rt2800_register_write(rt2x00dev, 0x13b8, 0x10);
  582. + udelay(1);
  583. +
  584. + if (ch_idx == 0) {
  585. + rt2800_rf_aux_tx0_loopback(rt2x00dev);
  586. + } else {
  587. + rt2800_rf_aux_tx1_loopback(rt2x00dev);
  588. + }
  589. + udelay(1);
  590. +
  591. + if (ch_idx == 0) {
  592. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
  593. + } else {
  594. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
  595. + }
  596. +
  597. + rt2800_bbp_write(rt2x00dev, 158, 0x05);
  598. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  599. +
  600. + rt2800_bbp_write(rt2x00dev, 158, 0x01);
  601. + if (ch_idx == 0)
  602. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  603. + else
  604. + rt2800_bbp_write(rt2x00dev, 159, 0x01);
  605. +
  606. + vga_gain[ch_idx] = 18;
  607. + for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
  608. + rt2800_bbp_write(rt2x00dev, 23, bbp_2324gain[rf_alc_idx]);
  609. + rt2800_bbp_write(rt2x00dev, 24, bbp_2324gain[rf_alc_idx]);
  610. +
  611. + macvalue = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  612. + macvalue &= (~0x0000F1F1);
  613. + macvalue |= (rf_gain[rf_alc_idx] << 4);
  614. + macvalue |= (rf_gain[rf_alc_idx] << 12);
  615. + rt2800_register_write(rt2x00dev, RF_CONTROL3, macvalue);
  616. + macvalue = (0x0000F1F1);
  617. + rt2800_register_write(rt2x00dev, RF_BYPASS3, macvalue);
  618. +
  619. + if (rf_alc_idx == 0) {
  620. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x21);
  621. + for (;vga_gain[ch_idx] > 0;vga_gain[ch_idx] = vga_gain[ch_idx] - 2) {
  622. + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  623. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  624. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  625. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
  626. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
  627. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  628. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x21);
  629. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  630. + rt2x00_dbg(rt2x00dev, "LOFT AGC %d %d\n", p0, p1);
  631. + if ((p0 < 7000*7000) && (p1 < (7000*7000))) {
  632. + break;
  633. + }
  634. + }
  635. +
  636. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
  637. + rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
  638. +
  639. + rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n",vga_gain[ch_idx], rfvga_gain_table[vga_gain[ch_idx]]);
  640. +
  641. + if (vga_gain[ch_idx] < 0)
  642. + vga_gain[ch_idx] = 0;
  643. + }
  644. +
  645. + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  646. +
  647. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  648. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  649. +
  650. + rt2800_loft_search(rt2x00dev, ch_idx, rf_alc_idx, loft_dc_search_result);
  651. + }
  652. + }
  653. +
  654. + for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
  655. + for (idx = 0; idx < 4; idx++) {
  656. + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  657. + bbp = (idx<<2) + rf_alc_idx;
  658. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  659. + rt2x00_dbg(rt2x00dev, " ALC %2x,", bbp);
  660. +
  661. + rt2800_bbp_write(rt2x00dev, 158, 0xb1);
  662. + bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x00];
  663. + bbp = bbp & 0x3F;
  664. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  665. + rt2x00_dbg(rt2x00dev, " I0 %2x,", bbp);
  666. +
  667. + rt2800_bbp_write(rt2x00dev, 158, 0xb2);
  668. + bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x01];
  669. + bbp = bbp & 0x3F;
  670. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  671. + rt2x00_dbg(rt2x00dev, " Q0 %2x,", bbp);
  672. +
  673. + rt2800_bbp_write(rt2x00dev, 158, 0xb8);
  674. + bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x00];
  675. + bbp = bbp & 0x3F;
  676. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  677. + rt2x00_dbg(rt2x00dev, " I1 %2x,", bbp);
  678. +
  679. + rt2800_bbp_write(rt2x00dev, 158, 0xb9);
  680. + bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x01];
  681. + bbp = bbp & 0x3F;
  682. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  683. + rt2x00_dbg(rt2x00dev, " Q1 %2x\n", bbp);
  684. + }
  685. + }
  686. +
  687. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  688. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  689. +
  690. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  691. +
  692. + rt2800_bbp_write(rt2x00dev, 158, 0x00);
  693. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  694. +
  695. + bbp = 0x00;
  696. + rt2800_bbp_write(rt2x00dev, 244, 0x00);
  697. +
  698. + rt2800_bbp_write(rt2x00dev, 21, 0x01);
  699. + udelay(1);
  700. + rt2800_bbp_write(rt2x00dev, 21, 0x00);
  701. +
  702. + rt2800_rf_configrecover(rt2x00dev, rf_store);
  703. +
  704. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
  705. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  706. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
  707. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
  708. + rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
  709. + udelay(1);
  710. + rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
  711. + rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
  712. + rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
  713. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  714. + rt2800_register_write(rt2x00dev, RF_CONTROL2, orig528);
  715. + rt2800_register_write(rt2x00dev, RF_BYPASS2, orig52c);
  716. + rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
  717. +
  718. + rt2x00_info(rt2x00dev, "LOFT Calibration Done!\n");
  719. +
  720. + savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  721. + macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  722. + macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  723. + macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  724. + macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  725. + macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  726. +
  727. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  728. + bbpr1 = rt2800_bbp_read(rt2x00dev, 1);
  729. + bbpr4 = rt2800_bbp_read(rt2x00dev, 4);
  730. + bbpr241 = rt2800_bbp_read(rt2x00dev, 241);
  731. + bbpr242 = rt2800_bbp_read(rt2x00dev, 242);
  732. + }
  733. + mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
  734. +
  735. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  736. + macvalue &= (~0x04);
  737. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  738. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  739. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  740. + if (macvalue & 0x01)
  741. + udelay(50);
  742. + else
  743. + break;
  744. + }
  745. +
  746. + macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  747. + macvalue &= (~0x08);
  748. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  749. + for (mtxcycle = 0; mtxcycle < 10000; mtxcycle++) {
  750. + macvalue = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  751. + if (macvalue & 0x02)
  752. + udelay(50);
  753. + else
  754. + break;
  755. + }
  756. +
  757. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  758. + rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000101);
  759. + rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
  760. + }
  761. +
  762. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  763. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  764. +
  765. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  766. + rt2800_bbp_write(rt2x00dev, 4, bbpr4 & (~0x18));
  767. + rt2800_bbp_write(rt2x00dev, 21, 0x01);
  768. + udelay(1);
  769. + rt2800_bbp_write(rt2x00dev, 21, 0x00);
  770. +
  771. + rt2800_bbp_write(rt2x00dev, 241, 0x14);
  772. + rt2800_bbp_write(rt2x00dev, 242, 0x80);
  773. + rt2800_bbp_write(rt2x00dev, 244, 0x31);
  774. + } else {
  775. + rt2800_setbbptonegenerator(rt2x00dev);
  776. + }
  777. +
  778. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  779. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
  780. + udelay(1);
  781. +
  782. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
  783. +
  784. + if (!test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  785. + rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000000);
  786. + rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
  787. + }
  788. +
  789. + rt2800_register_write(rt2x00dev, 0x13b8, 0x00000010);
  790. +
  791. + for (ch_idx = 0; ch_idx < 2; ch_idx++) {
  792. + rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
  793. + }
  794. +
  795. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x3B);
  796. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x3B);
  797. +
  798. + rt2800_bbp_write(rt2x00dev, 158, 0x03);
  799. + rt2800_bbp_write(rt2x00dev, 159, 0x60);
  800. + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  801. + rt2800_bbp_write(rt2x00dev, 159, 0x80);
  802. +
  803. + for (ch_idx = 0; ch_idx < 2; ch_idx ++) {
  804. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  805. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  806. +
  807. + if (ch_idx == 0) {
  808. + rt2800_bbp_write(rt2x00dev, 158, 0x01);
  809. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  810. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  811. + bbp = bbpr1 & (~0x18);
  812. + bbp = bbp | 0x00;
  813. + rt2800_bbp_write(rt2x00dev, 1, bbp);
  814. + }
  815. + rt2800_rf_aux_tx0_loopback(rt2x00dev);
  816. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
  817. + } else {
  818. + rt2800_bbp_write(rt2x00dev, 158, 0x01);
  819. + rt2800_bbp_write(rt2x00dev, 159, 0x01);
  820. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
  821. + bbp = bbpr1 & (~0x18);
  822. + bbp = bbp | 0x08;
  823. + rt2800_bbp_write(rt2x00dev, 1, bbp);
  824. + }
  825. + rt2800_rf_aux_tx1_loopback(rt2x00dev);
  826. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
  827. + }
  828. +
  829. + rt2800_bbp_write(rt2x00dev, 158, 0x05);
  830. + rt2800_bbp_write(rt2x00dev, 159, 0x04);
  831. +
  832. + bbp = (ch_idx == 0) ? 0x28 : 0x46;
  833. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  834. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  835. +
  836. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  837. + rt2800_bbp_write(rt2x00dev, 23, 0x06);
  838. + rt2800_bbp_write(rt2x00dev, 24, 0x06);
  839. + count_step = 1;
  840. + } else {
  841. + rt2800_bbp_write(rt2x00dev, 23, 0x1F);
  842. + rt2800_bbp_write(rt2x00dev, 24, 0x1F);
  843. + count_step = 2;
  844. + }
  845. +
  846. + for (;vga_gain[ch_idx] < 19; vga_gain[ch_idx]=(vga_gain[ch_idx] + count_step)) {
  847. + rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  848. + rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  849. + rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  850. +
  851. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  852. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  853. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  854. + p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
  855. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  856. + p0_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
  857. + }
  858. +
  859. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  860. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  861. + rt2800_bbp_write(rt2x00dev, 159, 0x21);
  862. + p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
  863. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
  864. + p1_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
  865. + }
  866. +
  867. + rt2x00_dbg(rt2x00dev, "IQ AGC %d %d\n", p0, p1);
  868. +
  869. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  870. + rt2x00_dbg(rt2x00dev, "IQ AGC IDX 10 %d %d\n", p0_idx10, p1_idx10);
  871. + if ((p0_idx10 > 7000*7000) || (p1_idx10 > 7000*7000)) {
  872. + if (vga_gain[ch_idx]!=0)
  873. + vga_gain[ch_idx] = vga_gain[ch_idx]-1;
  874. + break;
  875. + }
  876. + }
  877. +
  878. + if ((p0 > 2500*2500) || (p1 > 2500*2500)) {
  879. + break;
  880. + }
  881. + }
  882. +
  883. + if (vga_gain[ch_idx] > 18)
  884. + vga_gain[ch_idx] = 18;
  885. + rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n",vga_gain[ch_idx], rfvga_gain_table[vga_gain[ch_idx]]);
  886. +
  887. + bbp = (ch_idx == 0) ? 0x29 : 0x47;
  888. + rt2800_bbp_write(rt2x00dev, 158, bbp);
  889. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  890. +
  891. + rt2800_iq_search(rt2x00dev, ch_idx, ger, per);
  892. + }
  893. +
  894. + rt2800_bbp_write(rt2x00dev, 23, 0x00);
  895. + rt2800_bbp_write(rt2x00dev, 24, 0x00);
  896. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  897. +
  898. + rt2800_bbp_write(rt2x00dev, 158, 0x28);
  899. + bbp = ger[CHAIN_0] & 0x0F;
  900. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  901. +
  902. + rt2800_bbp_write(rt2x00dev, 158, 0x29);
  903. + bbp = per[CHAIN_0] & 0x3F;
  904. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  905. +
  906. + rt2800_bbp_write(rt2x00dev, 158, 0x46);
  907. + bbp = ger[CHAIN_1] & 0x0F;
  908. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  909. +
  910. + rt2800_bbp_write(rt2x00dev, 158, 0x47);
  911. + bbp = per[CHAIN_1] & 0x3F;
  912. + rt2800_bbp_write(rt2x00dev, 159, bbp);
  913. +
  914. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  915. + rt2800_bbp_write(rt2x00dev, 1, bbpr1);
  916. + rt2800_bbp_write(rt2x00dev, 241, bbpr241);
  917. + rt2800_bbp_write(rt2x00dev, 242, bbpr242);
  918. + }
  919. + rt2800_bbp_write(rt2x00dev, 244, 0x00);
  920. +
  921. + rt2800_bbp_write(rt2x00dev, 158, 0x00);
  922. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  923. + rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  924. + rt2800_bbp_write(rt2x00dev, 159, 0x00);
  925. +
  926. + rt2800_bbp_write(rt2x00dev, 30, bbpr30);
  927. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, rfb0r39);
  928. + rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfb0r42);
  929. +
  930. + if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  931. + rt2800_bbp_write(rt2x00dev, 4, bbpr4);
  932. + }
  933. +
  934. + rt2800_bbp_write(rt2x00dev, 21, 0x01);
  935. + udelay(1);
  936. + rt2800_bbp_write(rt2x00dev, 21, 0x00);
  937. +
  938. + rt2800_rf_configrecover(rt2x00dev, rf_store);
  939. +
  940. + rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
  941. + rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
  942. + rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
  943. + rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
  944. + udelay(1);
  945. + rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
  946. + rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
  947. + rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
  948. + rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  949. + rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
  950. +
  951. + rt2x00_info(rt2x00dev, "TX IQ Calibration Done!\n");
  952. +
  953. + return;
  954. +}
  955. +EXPORT_SYMBOL_GPL(rt2800_loft_iq_calibration);
  956. +
  957. static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
  958. bool set_bw, bool is_ht40)
  959. {
  960. @@ -9599,6 +10550,7 @@ static void rt2800_init_rfcsr_6352(struc
  961. rt2800_rxdcoc_calibration(rt2x00dev);
  962. rt2800_bw_filter_calibration(rt2x00dev, true);
  963. rt2800_bw_filter_calibration(rt2x00dev, false);
  964. + rt2800_loft_iq_calibration(rt2x00dev);
  965. rt2800_rxiq_calibration(rt2x00dev);
  966. }
  967. --- a/drivers/net/wireless/ralink/rt2x00/rt2800lib.h
  968. +++ b/drivers/net/wireless/ralink/rt2x00/rt2800lib.h
  969. @@ -28,6 +28,16 @@
  970. #define WCID_START 33
  971. #define WCID_END 222
  972. #define STA_IDS_SIZE (WCID_END - WCID_START + 2)
  973. +#define CHAIN_0 0x0
  974. +#define CHAIN_1 0x1
  975. +#define RF_ALC_NUM 6
  976. +#define CHAIN_NUM 2
  977. +
  978. +typedef struct rf_reg_pair {
  979. + u8 bank;
  980. + u8 reg;
  981. + u8 value;
  982. +} rf_reg_pair;
  983. /* RT2800 driver data structure */
  984. struct rt2800_drv_data {
  985. @@ -248,6 +258,7 @@ int rt2800_calcrcalibrationcode(struct r
  986. void rt2800_r_calibration(struct rt2x00_dev *rt2x00dev);
  987. void rt2800_rxdcoc_calibration(struct rt2x00_dev *rt2x00dev);
  988. void rt2800_rxiq_calibration(struct rt2x00_dev *rt2x00dev);
  989. +void rt2800_loft_iq_calibration(struct rt2x00_dev *rt2x00dev);
  990. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev);
  991. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev);
  992. --- a/drivers/net/wireless/ralink/rt2x00/rt2x00.h
  993. +++ b/drivers/net/wireless/ralink/rt2x00/rt2x00.h
  994. @@ -577,6 +577,7 @@ struct rt2x00lib_ops {
  995. void (*r_calibration) (struct rt2x00_dev *rt2x00dev);
  996. void (*rxdcoc_calibration) (struct rt2x00_dev *rt2x00dev);
  997. void (*rxiq_calibration) (struct rt2x00_dev *rt2x00dev);
  998. + void (*loft_iq_calibration) (struct rt2x00_dev *rt2x00dev);
  999. /*
  1000. * Data queue handlers.