rtl8366s.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198
  1. /*
  2. * Platform driver for the Realtek RTL8366S ethernet switch
  3. *
  4. * Copyright (C) 2009-2010 Gabor Juhos <[email protected]>
  5. * Copyright (C) 2010 Antti Seppälä <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/skbuff.h>
  17. #include <linux/rtl8366s.h>
  18. #include "rtl8366_smi.h"
  19. #define RTL8366S_DRIVER_DESC "Realtek RTL8366S ethernet switch driver"
  20. #define RTL8366S_DRIVER_VER "0.2.2"
  21. #define RTL8366S_PHY_NO_MAX 4
  22. #define RTL8366S_PHY_PAGE_MAX 7
  23. #define RTL8366S_PHY_ADDR_MAX 31
  24. #define RTL8366S_PHY_WAN 4
  25. /* Switch Global Configuration register */
  26. #define RTL8366S_SGCR 0x0000
  27. #define RTL8366S_SGCR_EN_BC_STORM_CTRL BIT(0)
  28. #define RTL8366S_SGCR_MAX_LENGTH(_x) (_x << 4)
  29. #define RTL8366S_SGCR_MAX_LENGTH_MASK RTL8366S_SGCR_MAX_LENGTH(0x3)
  30. #define RTL8366S_SGCR_MAX_LENGTH_1522 RTL8366S_SGCR_MAX_LENGTH(0x0)
  31. #define RTL8366S_SGCR_MAX_LENGTH_1536 RTL8366S_SGCR_MAX_LENGTH(0x1)
  32. #define RTL8366S_SGCR_MAX_LENGTH_1552 RTL8366S_SGCR_MAX_LENGTH(0x2)
  33. #define RTL8366S_SGCR_MAX_LENGTH_16000 RTL8366S_SGCR_MAX_LENGTH(0x3)
  34. #define RTL8366S_SGCR_EN_VLAN BIT(13)
  35. /* Port Enable Control register */
  36. #define RTL8366S_PECR 0x0001
  37. /* Switch Security Control registers */
  38. #define RTL8366S_SSCR0 0x0002
  39. #define RTL8366S_SSCR1 0x0003
  40. #define RTL8366S_SSCR2 0x0004
  41. #define RTL8366S_SSCR2_DROP_UNKNOWN_DA BIT(0)
  42. #define RTL8366S_RESET_CTRL_REG 0x0100
  43. #define RTL8366S_CHIP_CTRL_RESET_HW 1
  44. #define RTL8366S_CHIP_CTRL_RESET_SW (1 << 1)
  45. #define RTL8366S_CHIP_VERSION_CTRL_REG 0x0104
  46. #define RTL8366S_CHIP_VERSION_MASK 0xf
  47. #define RTL8366S_CHIP_ID_REG 0x0105
  48. #define RTL8366S_CHIP_ID_8366 0x8366
  49. /* PHY registers control */
  50. #define RTL8366S_PHY_ACCESS_CTRL_REG 0x8028
  51. #define RTL8366S_PHY_ACCESS_DATA_REG 0x8029
  52. #define RTL8366S_PHY_CTRL_READ 1
  53. #define RTL8366S_PHY_CTRL_WRITE 0
  54. #define RTL8366S_PHY_REG_MASK 0x1f
  55. #define RTL8366S_PHY_PAGE_OFFSET 5
  56. #define RTL8366S_PHY_PAGE_MASK (0x7 << 5)
  57. #define RTL8366S_PHY_NO_OFFSET 9
  58. #define RTL8366S_PHY_NO_MASK (0x1f << 9)
  59. /* LED control registers */
  60. #define RTL8366S_LED_BLINKRATE_REG 0x0420
  61. #define RTL8366S_LED_BLINKRATE_BIT 0
  62. #define RTL8366S_LED_BLINKRATE_MASK 0x0007
  63. #define RTL8366S_LED_CTRL_REG 0x0421
  64. #define RTL8366S_LED_0_1_CTRL_REG 0x0422
  65. #define RTL8366S_LED_2_3_CTRL_REG 0x0423
  66. #define RTL8366S_MIB_COUNT 33
  67. #define RTL8366S_GLOBAL_MIB_COUNT 1
  68. #define RTL8366S_MIB_COUNTER_PORT_OFFSET 0x0040
  69. #define RTL8366S_MIB_COUNTER_BASE 0x1000
  70. #define RTL8366S_MIB_COUNTER_PORT_OFFSET2 0x0008
  71. #define RTL8366S_MIB_COUNTER_BASE2 0x1180
  72. #define RTL8366S_MIB_CTRL_REG 0x11F0
  73. #define RTL8366S_MIB_CTRL_USER_MASK 0x01FF
  74. #define RTL8366S_MIB_CTRL_BUSY_MASK 0x0001
  75. #define RTL8366S_MIB_CTRL_RESET_MASK 0x0002
  76. #define RTL8366S_MIB_CTRL_GLOBAL_RESET_MASK 0x0004
  77. #define RTL8366S_MIB_CTRL_PORT_RESET_BIT 0x0003
  78. #define RTL8366S_MIB_CTRL_PORT_RESET_MASK 0x01FC
  79. #define RTL8366S_PORT_VLAN_CTRL_BASE 0x0058
  80. #define RTL8366S_PORT_VLAN_CTRL_REG(_p) \
  81. (RTL8366S_PORT_VLAN_CTRL_BASE + (_p) / 4)
  82. #define RTL8366S_PORT_VLAN_CTRL_MASK 0xf
  83. #define RTL8366S_PORT_VLAN_CTRL_SHIFT(_p) (4 * ((_p) % 4))
  84. #define RTL8366S_VLAN_TABLE_READ_BASE 0x018B
  85. #define RTL8366S_VLAN_TABLE_WRITE_BASE 0x0185
  86. #define RTL8366S_VLAN_TB_CTRL_REG 0x010F
  87. #define RTL8366S_TABLE_ACCESS_CTRL_REG 0x0180
  88. #define RTL8366S_TABLE_VLAN_READ_CTRL 0x0E01
  89. #define RTL8366S_TABLE_VLAN_WRITE_CTRL 0x0F01
  90. #define RTL8366S_VLAN_MC_BASE(_x) (0x0016 + (_x) * 2)
  91. #define RTL8366S_VLAN_MEMBERINGRESS_REG 0x0379
  92. #define RTL8366S_PORT_LINK_STATUS_BASE 0x0060
  93. #define RTL8366S_PORT_STATUS_SPEED_MASK 0x0003
  94. #define RTL8366S_PORT_STATUS_DUPLEX_MASK 0x0004
  95. #define RTL8366S_PORT_STATUS_LINK_MASK 0x0010
  96. #define RTL8366S_PORT_STATUS_TXPAUSE_MASK 0x0020
  97. #define RTL8366S_PORT_STATUS_RXPAUSE_MASK 0x0040
  98. #define RTL8366S_PORT_STATUS_AN_MASK 0x0080
  99. #define RTL8366S_PORT_NUM_CPU 5
  100. #define RTL8366S_NUM_PORTS 6
  101. #define RTL8366S_NUM_VLANS 16
  102. #define RTL8366S_NUM_LEDGROUPS 4
  103. #define RTL8366S_NUM_VIDS 4096
  104. #define RTL8366S_PRIORITYMAX 7
  105. #define RTL8366S_FIDMAX 7
  106. #define RTL8366S_PORT_1 (1 << 0) /* In userspace port 0 */
  107. #define RTL8366S_PORT_2 (1 << 1) /* In userspace port 1 */
  108. #define RTL8366S_PORT_3 (1 << 2) /* In userspace port 2 */
  109. #define RTL8366S_PORT_4 (1 << 3) /* In userspace port 3 */
  110. #define RTL8366S_PORT_UNKNOWN (1 << 4) /* No known connection */
  111. #define RTL8366S_PORT_CPU (1 << 5) /* CPU port */
  112. #define RTL8366S_PORT_ALL (RTL8366S_PORT_1 | \
  113. RTL8366S_PORT_2 | \
  114. RTL8366S_PORT_3 | \
  115. RTL8366S_PORT_4 | \
  116. RTL8366S_PORT_UNKNOWN | \
  117. RTL8366S_PORT_CPU)
  118. #define RTL8366S_PORT_ALL_BUT_CPU (RTL8366S_PORT_1 | \
  119. RTL8366S_PORT_2 | \
  120. RTL8366S_PORT_3 | \
  121. RTL8366S_PORT_4 | \
  122. RTL8366S_PORT_UNKNOWN)
  123. #define RTL8366S_PORT_ALL_EXTERNAL (RTL8366S_PORT_1 | \
  124. RTL8366S_PORT_2 | \
  125. RTL8366S_PORT_3 | \
  126. RTL8366S_PORT_4)
  127. #define RTL8366S_PORT_ALL_INTERNAL (RTL8366S_PORT_UNKNOWN | \
  128. RTL8366S_PORT_CPU)
  129. #define RTL8366S_VLAN_VID_MASK 0xfff
  130. #define RTL8366S_VLAN_PRIORITY_SHIFT 12
  131. #define RTL8366S_VLAN_PRIORITY_MASK 0x7
  132. #define RTL8366S_VLAN_MEMBER_MASK 0x3f
  133. #define RTL8366S_VLAN_UNTAG_SHIFT 6
  134. #define RTL8366S_VLAN_UNTAG_MASK 0x3f
  135. #define RTL8366S_VLAN_FID_SHIFT 12
  136. #define RTL8366S_VLAN_FID_MASK 0x7
  137. static struct rtl8366_mib_counter rtl8366s_mib_counters[] = {
  138. { 0, 0, 4, "IfInOctets" },
  139. { 0, 4, 4, "EtherStatsOctets" },
  140. { 0, 8, 2, "EtherStatsUnderSizePkts" },
  141. { 0, 10, 2, "EtherFragments" },
  142. { 0, 12, 2, "EtherStatsPkts64Octets" },
  143. { 0, 14, 2, "EtherStatsPkts65to127Octets" },
  144. { 0, 16, 2, "EtherStatsPkts128to255Octets" },
  145. { 0, 18, 2, "EtherStatsPkts256to511Octets" },
  146. { 0, 20, 2, "EtherStatsPkts512to1023Octets" },
  147. { 0, 22, 2, "EtherStatsPkts1024to1518Octets" },
  148. { 0, 24, 2, "EtherOversizeStats" },
  149. { 0, 26, 2, "EtherStatsJabbers" },
  150. { 0, 28, 2, "IfInUcastPkts" },
  151. { 0, 30, 2, "EtherStatsMulticastPkts" },
  152. { 0, 32, 2, "EtherStatsBroadcastPkts" },
  153. { 0, 34, 2, "EtherStatsDropEvents" },
  154. { 0, 36, 2, "Dot3StatsFCSErrors" },
  155. { 0, 38, 2, "Dot3StatsSymbolErrors" },
  156. { 0, 40, 2, "Dot3InPauseFrames" },
  157. { 0, 42, 2, "Dot3ControlInUnknownOpcodes" },
  158. { 0, 44, 4, "IfOutOctets" },
  159. { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
  160. { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
  161. { 0, 52, 2, "Dot3sDeferredTransmissions" },
  162. { 0, 54, 2, "Dot3StatsLateCollisions" },
  163. { 0, 56, 2, "EtherStatsCollisions" },
  164. { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
  165. { 0, 60, 2, "Dot3OutPauseFrames" },
  166. { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
  167. /*
  168. * The following counters are accessible at a different
  169. * base address.
  170. */
  171. { 1, 0, 2, "Dot1dTpPortInDiscards" },
  172. { 1, 2, 2, "IfOutUcastPkts" },
  173. { 1, 4, 2, "IfOutMulticastPkts" },
  174. { 1, 6, 2, "IfOutBroadcastPkts" },
  175. };
  176. #define REG_WR(_smi, _reg, _val) \
  177. do { \
  178. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  179. if (err) \
  180. return err; \
  181. } while (0)
  182. #define REG_RMW(_smi, _reg, _mask, _val) \
  183. do { \
  184. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  185. if (err) \
  186. return err; \
  187. } while (0)
  188. static int rtl8366s_reset_chip(struct rtl8366_smi *smi)
  189. {
  190. int timeout = 10;
  191. u32 data;
  192. rtl8366_smi_write_reg(smi, RTL8366S_RESET_CTRL_REG,
  193. RTL8366S_CHIP_CTRL_RESET_HW);
  194. do {
  195. msleep(1);
  196. if (rtl8366_smi_read_reg(smi, RTL8366S_RESET_CTRL_REG, &data))
  197. return -EIO;
  198. if (!(data & RTL8366S_CHIP_CTRL_RESET_HW))
  199. break;
  200. } while (--timeout);
  201. if (!timeout) {
  202. printk("Timeout waiting for the switch to reset\n");
  203. return -EIO;
  204. }
  205. return 0;
  206. }
  207. static int rtl8366s_hw_init(struct rtl8366_smi *smi)
  208. {
  209. struct rtl8366s_platform_data *pdata;
  210. int err;
  211. pdata = smi->parent->platform_data;
  212. if (pdata->num_initvals && pdata->initvals) {
  213. unsigned i;
  214. dev_info(smi->parent, "applying initvals\n");
  215. for (i = 0; i < pdata->num_initvals; i++)
  216. REG_WR(smi, pdata->initvals[i].reg,
  217. pdata->initvals[i].val);
  218. }
  219. /* set maximum packet length to 1536 bytes */
  220. REG_RMW(smi, RTL8366S_SGCR, RTL8366S_SGCR_MAX_LENGTH_MASK,
  221. RTL8366S_SGCR_MAX_LENGTH_1536);
  222. /* enable learning for all ports */
  223. REG_WR(smi, RTL8366S_SSCR0, 0);
  224. /* enable auto ageing for all ports */
  225. REG_WR(smi, RTL8366S_SSCR1, 0);
  226. /*
  227. * discard VLAN tagged packets if the port is not a member of
  228. * the VLAN with which the packets is associated.
  229. */
  230. REG_WR(smi, RTL8366S_VLAN_MEMBERINGRESS_REG, RTL8366S_PORT_ALL);
  231. /* don't drop packets whose DA has not been learned */
  232. REG_RMW(smi, RTL8366S_SSCR2, RTL8366S_SSCR2_DROP_UNKNOWN_DA, 0);
  233. return 0;
  234. }
  235. static int rtl8366s_read_phy_reg(struct rtl8366_smi *smi,
  236. u32 phy_no, u32 page, u32 addr, u32 *data)
  237. {
  238. u32 reg;
  239. int ret;
  240. if (phy_no > RTL8366S_PHY_NO_MAX)
  241. return -EINVAL;
  242. if (page > RTL8366S_PHY_PAGE_MAX)
  243. return -EINVAL;
  244. if (addr > RTL8366S_PHY_ADDR_MAX)
  245. return -EINVAL;
  246. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  247. RTL8366S_PHY_CTRL_READ);
  248. if (ret)
  249. return ret;
  250. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  251. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  252. (addr & RTL8366S_PHY_REG_MASK);
  253. ret = rtl8366_smi_write_reg(smi, reg, 0);
  254. if (ret)
  255. return ret;
  256. ret = rtl8366_smi_read_reg(smi, RTL8366S_PHY_ACCESS_DATA_REG, data);
  257. if (ret)
  258. return ret;
  259. return 0;
  260. }
  261. static int rtl8366s_write_phy_reg(struct rtl8366_smi *smi,
  262. u32 phy_no, u32 page, u32 addr, u32 data)
  263. {
  264. u32 reg;
  265. int ret;
  266. if (phy_no > RTL8366S_PHY_NO_MAX)
  267. return -EINVAL;
  268. if (page > RTL8366S_PHY_PAGE_MAX)
  269. return -EINVAL;
  270. if (addr > RTL8366S_PHY_ADDR_MAX)
  271. return -EINVAL;
  272. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  273. RTL8366S_PHY_CTRL_WRITE);
  274. if (ret)
  275. return ret;
  276. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  277. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  278. (addr & RTL8366S_PHY_REG_MASK);
  279. ret = rtl8366_smi_write_reg(smi, reg, data);
  280. if (ret)
  281. return ret;
  282. return 0;
  283. }
  284. static int rtl8366_get_mib_counter(struct rtl8366_smi *smi, int counter,
  285. int port, unsigned long long *val)
  286. {
  287. int i;
  288. int err;
  289. u32 addr, data;
  290. u64 mibvalue;
  291. if (port > RTL8366S_NUM_PORTS || counter >= RTL8366S_MIB_COUNT)
  292. return -EINVAL;
  293. switch (rtl8366s_mib_counters[counter].base) {
  294. case 0:
  295. addr = RTL8366S_MIB_COUNTER_BASE +
  296. RTL8366S_MIB_COUNTER_PORT_OFFSET * port;
  297. break;
  298. case 1:
  299. addr = RTL8366S_MIB_COUNTER_BASE2 +
  300. RTL8366S_MIB_COUNTER_PORT_OFFSET2 * port;
  301. break;
  302. default:
  303. return -EINVAL;
  304. }
  305. addr += rtl8366s_mib_counters[counter].offset;
  306. /*
  307. * Writing access counter address first
  308. * then ASIC will prepare 64bits counter wait for being retrived
  309. */
  310. data = 0; /* writing data will be discard by ASIC */
  311. err = rtl8366_smi_write_reg(smi, addr, data);
  312. if (err)
  313. return err;
  314. /* read MIB control register */
  315. err = rtl8366_smi_read_reg(smi, RTL8366S_MIB_CTRL_REG, &data);
  316. if (err)
  317. return err;
  318. if (data & RTL8366S_MIB_CTRL_BUSY_MASK)
  319. return -EBUSY;
  320. if (data & RTL8366S_MIB_CTRL_RESET_MASK)
  321. return -EIO;
  322. mibvalue = 0;
  323. for (i = rtl8366s_mib_counters[counter].length; i > 0; i--) {
  324. err = rtl8366_smi_read_reg(smi, addr + (i - 1), &data);
  325. if (err)
  326. return err;
  327. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  328. }
  329. *val = mibvalue;
  330. return 0;
  331. }
  332. static int rtl8366s_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  333. struct rtl8366_vlan_4k *vlan4k)
  334. {
  335. u32 data[2];
  336. int err;
  337. int i;
  338. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  339. if (vid >= RTL8366S_NUM_VIDS)
  340. return -EINVAL;
  341. /* write VID */
  342. err = rtl8366_smi_write_reg(smi, RTL8366S_VLAN_TABLE_WRITE_BASE,
  343. vid & RTL8366S_VLAN_VID_MASK);
  344. if (err)
  345. return err;
  346. /* write table access control word */
  347. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  348. RTL8366S_TABLE_VLAN_READ_CTRL);
  349. if (err)
  350. return err;
  351. for (i = 0; i < 2; i++) {
  352. err = rtl8366_smi_read_reg(smi,
  353. RTL8366S_VLAN_TABLE_READ_BASE + i,
  354. &data[i]);
  355. if (err)
  356. return err;
  357. }
  358. vlan4k->vid = vid;
  359. vlan4k->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  360. RTL8366S_VLAN_UNTAG_MASK;
  361. vlan4k->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  362. vlan4k->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  363. RTL8366S_VLAN_FID_MASK;
  364. return 0;
  365. }
  366. static int rtl8366s_set_vlan_4k(struct rtl8366_smi *smi,
  367. const struct rtl8366_vlan_4k *vlan4k)
  368. {
  369. u32 data[2];
  370. int err;
  371. int i;
  372. if (vlan4k->vid >= RTL8366S_NUM_VIDS ||
  373. vlan4k->member > RTL8366S_VLAN_MEMBER_MASK ||
  374. vlan4k->untag > RTL8366S_VLAN_UNTAG_MASK ||
  375. vlan4k->fid > RTL8366S_FIDMAX)
  376. return -EINVAL;
  377. data[0] = vlan4k->vid & RTL8366S_VLAN_VID_MASK;
  378. data[1] = (vlan4k->member & RTL8366S_VLAN_MEMBER_MASK) |
  379. ((vlan4k->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  380. RTL8366S_VLAN_UNTAG_SHIFT) |
  381. ((vlan4k->fid & RTL8366S_VLAN_FID_MASK) <<
  382. RTL8366S_VLAN_FID_SHIFT);
  383. for (i = 0; i < 2; i++) {
  384. err = rtl8366_smi_write_reg(smi,
  385. RTL8366S_VLAN_TABLE_WRITE_BASE + i,
  386. data[i]);
  387. if (err)
  388. return err;
  389. }
  390. /* write table access control word */
  391. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  392. RTL8366S_TABLE_VLAN_WRITE_CTRL);
  393. return err;
  394. }
  395. static int rtl8366s_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  396. struct rtl8366_vlan_mc *vlanmc)
  397. {
  398. u32 data[2];
  399. int err;
  400. int i;
  401. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  402. if (index >= RTL8366S_NUM_VLANS)
  403. return -EINVAL;
  404. for (i = 0; i < 2; i++) {
  405. err = rtl8366_smi_read_reg(smi,
  406. RTL8366S_VLAN_MC_BASE(index) + i,
  407. &data[i]);
  408. if (err)
  409. return err;
  410. }
  411. vlanmc->vid = data[0] & RTL8366S_VLAN_VID_MASK;
  412. vlanmc->priority = (data[0] >> RTL8366S_VLAN_PRIORITY_SHIFT) &
  413. RTL8366S_VLAN_PRIORITY_MASK;
  414. vlanmc->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  415. RTL8366S_VLAN_UNTAG_MASK;
  416. vlanmc->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  417. vlanmc->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  418. RTL8366S_VLAN_FID_MASK;
  419. return 0;
  420. }
  421. static int rtl8366s_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  422. const struct rtl8366_vlan_mc *vlanmc)
  423. {
  424. u32 data[2];
  425. int err;
  426. int i;
  427. if (index >= RTL8366S_NUM_VLANS ||
  428. vlanmc->vid >= RTL8366S_NUM_VIDS ||
  429. vlanmc->priority > RTL8366S_PRIORITYMAX ||
  430. vlanmc->member > RTL8366S_VLAN_MEMBER_MASK ||
  431. vlanmc->untag > RTL8366S_VLAN_UNTAG_MASK ||
  432. vlanmc->fid > RTL8366S_FIDMAX)
  433. return -EINVAL;
  434. data[0] = (vlanmc->vid & RTL8366S_VLAN_VID_MASK) |
  435. ((vlanmc->priority & RTL8366S_VLAN_PRIORITY_MASK) <<
  436. RTL8366S_VLAN_PRIORITY_SHIFT);
  437. data[1] = (vlanmc->member & RTL8366S_VLAN_MEMBER_MASK) |
  438. ((vlanmc->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  439. RTL8366S_VLAN_UNTAG_SHIFT) |
  440. ((vlanmc->fid & RTL8366S_VLAN_FID_MASK) <<
  441. RTL8366S_VLAN_FID_SHIFT);
  442. for (i = 0; i < 2; i++) {
  443. err = rtl8366_smi_write_reg(smi,
  444. RTL8366S_VLAN_MC_BASE(index) + i,
  445. data[i]);
  446. if (err)
  447. return err;
  448. }
  449. return 0;
  450. }
  451. static int rtl8366s_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  452. {
  453. u32 data;
  454. int err;
  455. if (port >= RTL8366S_NUM_PORTS)
  456. return -EINVAL;
  457. err = rtl8366_smi_read_reg(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  458. &data);
  459. if (err)
  460. return err;
  461. *val = (data >> RTL8366S_PORT_VLAN_CTRL_SHIFT(port)) &
  462. RTL8366S_PORT_VLAN_CTRL_MASK;
  463. return 0;
  464. }
  465. static int rtl8366s_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  466. {
  467. if (port >= RTL8366S_NUM_PORTS || index >= RTL8366S_NUM_VLANS)
  468. return -EINVAL;
  469. return rtl8366_smi_rmwr(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  470. RTL8366S_PORT_VLAN_CTRL_MASK <<
  471. RTL8366S_PORT_VLAN_CTRL_SHIFT(port),
  472. (index & RTL8366S_PORT_VLAN_CTRL_MASK) <<
  473. RTL8366S_PORT_VLAN_CTRL_SHIFT(port));
  474. }
  475. static int rtl8366s_enable_vlan(struct rtl8366_smi *smi, int enable)
  476. {
  477. return rtl8366_smi_rmwr(smi, RTL8366S_SGCR, RTL8366S_SGCR_EN_VLAN,
  478. (enable) ? RTL8366S_SGCR_EN_VLAN : 0);
  479. }
  480. static int rtl8366s_enable_vlan4k(struct rtl8366_smi *smi, int enable)
  481. {
  482. return rtl8366_smi_rmwr(smi, RTL8366S_VLAN_TB_CTRL_REG,
  483. 1, (enable) ? 1 : 0);
  484. }
  485. static int rtl8366s_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  486. {
  487. unsigned max = RTL8366S_NUM_VLANS;
  488. if (smi->vlan4k_enabled)
  489. max = RTL8366S_NUM_VIDS - 1;
  490. if (vlan == 0 || vlan >= max)
  491. return 0;
  492. return 1;
  493. }
  494. static int rtl8366s_enable_port(struct rtl8366_smi *smi, int port, int enable)
  495. {
  496. return rtl8366_smi_rmwr(smi, RTL8366S_PECR, (1 << port),
  497. (enable) ? 0 : (1 << port));
  498. }
  499. static int rtl8366s_sw_reset_mibs(struct switch_dev *dev,
  500. const struct switch_attr *attr,
  501. struct switch_val *val)
  502. {
  503. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  504. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG, 0, (1 << 2));
  505. }
  506. static int rtl8366s_sw_get_blinkrate(struct switch_dev *dev,
  507. const struct switch_attr *attr,
  508. struct switch_val *val)
  509. {
  510. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  511. u32 data;
  512. rtl8366_smi_read_reg(smi, RTL8366S_LED_BLINKRATE_REG, &data);
  513. val->value.i = (data & (RTL8366S_LED_BLINKRATE_MASK));
  514. return 0;
  515. }
  516. static int rtl8366s_sw_set_blinkrate(struct switch_dev *dev,
  517. const struct switch_attr *attr,
  518. struct switch_val *val)
  519. {
  520. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  521. if (val->value.i >= 6)
  522. return -EINVAL;
  523. return rtl8366_smi_rmwr(smi, RTL8366S_LED_BLINKRATE_REG,
  524. RTL8366S_LED_BLINKRATE_MASK,
  525. val->value.i);
  526. }
  527. static int rtl8366s_sw_get_learning_enable(struct switch_dev *dev,
  528. const struct switch_attr *attr,
  529. struct switch_val *val)
  530. {
  531. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  532. u32 data;
  533. rtl8366_smi_read_reg(smi,RTL8366S_SSCR0, &data);
  534. val->value.i = !data;
  535. return 0;
  536. }
  537. static int rtl8366s_sw_set_learning_enable(struct switch_dev *dev,
  538. const struct switch_attr *attr,
  539. struct switch_val *val)
  540. {
  541. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  542. u32 portmask = 0;
  543. int err = 0;
  544. if (!val->value.i)
  545. portmask = RTL8366S_PORT_ALL;
  546. /* set learning for all ports */
  547. REG_WR(smi, RTL8366S_SSCR0, portmask);
  548. /* set auto ageing for all ports */
  549. REG_WR(smi, RTL8366S_SSCR1, portmask);
  550. return 0;
  551. }
  552. static const char *rtl8366s_speed_str(unsigned speed)
  553. {
  554. switch (speed) {
  555. case 0:
  556. return "10baseT";
  557. case 1:
  558. return "100baseT";
  559. case 2:
  560. return "1000baseT";
  561. }
  562. return "unknown";
  563. }
  564. static int rtl8366s_sw_get_port_link(struct switch_dev *dev,
  565. const struct switch_attr *attr,
  566. struct switch_val *val)
  567. {
  568. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  569. u32 len = 0, data = 0;
  570. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  571. return -EINVAL;
  572. memset(smi->buf, '\0', sizeof(smi->buf));
  573. rtl8366_smi_read_reg(smi, RTL8366S_PORT_LINK_STATUS_BASE +
  574. (val->port_vlan / 2), &data);
  575. if (val->port_vlan % 2)
  576. data = data >> 8;
  577. if (data & RTL8366S_PORT_STATUS_LINK_MASK) {
  578. len = snprintf(smi->buf, sizeof(smi->buf),
  579. "port:%d link:up speed:%s %s-duplex %s%s%s",
  580. val->port_vlan,
  581. rtl8366s_speed_str(data &
  582. RTL8366S_PORT_STATUS_SPEED_MASK),
  583. (data & RTL8366S_PORT_STATUS_DUPLEX_MASK) ?
  584. "full" : "half",
  585. (data & RTL8366S_PORT_STATUS_TXPAUSE_MASK) ?
  586. "tx-pause ": "",
  587. (data & RTL8366S_PORT_STATUS_RXPAUSE_MASK) ?
  588. "rx-pause " : "",
  589. (data & RTL8366S_PORT_STATUS_AN_MASK) ?
  590. "nway ": "");
  591. } else {
  592. len = snprintf(smi->buf, sizeof(smi->buf), "port:%d link: down",
  593. val->port_vlan);
  594. }
  595. val->value.s = smi->buf;
  596. val->len = len;
  597. return 0;
  598. }
  599. static int rtl8366s_sw_set_port_led(struct switch_dev *dev,
  600. const struct switch_attr *attr,
  601. struct switch_val *val)
  602. {
  603. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  604. u32 data;
  605. u32 mask;
  606. u32 reg;
  607. if (val->port_vlan >= RTL8366S_NUM_PORTS ||
  608. (1 << val->port_vlan) == RTL8366S_PORT_UNKNOWN)
  609. return -EINVAL;
  610. if (val->port_vlan == RTL8366S_PORT_NUM_CPU) {
  611. reg = RTL8366S_LED_BLINKRATE_REG;
  612. mask = 0xF << 4;
  613. data = val->value.i << 4;
  614. } else {
  615. reg = RTL8366S_LED_CTRL_REG;
  616. mask = 0xF << (val->port_vlan * 4),
  617. data = val->value.i << (val->port_vlan * 4);
  618. }
  619. return rtl8366_smi_rmwr(smi, reg, mask, data);
  620. }
  621. static int rtl8366s_sw_get_port_led(struct switch_dev *dev,
  622. const struct switch_attr *attr,
  623. struct switch_val *val)
  624. {
  625. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  626. u32 data = 0;
  627. if (val->port_vlan >= RTL8366S_NUM_LEDGROUPS)
  628. return -EINVAL;
  629. rtl8366_smi_read_reg(smi, RTL8366S_LED_CTRL_REG, &data);
  630. val->value.i = (data >> (val->port_vlan * 4)) & 0x000F;
  631. return 0;
  632. }
  633. static int rtl8366s_sw_reset_port_mibs(struct switch_dev *dev,
  634. const struct switch_attr *attr,
  635. struct switch_val *val)
  636. {
  637. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  638. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  639. return -EINVAL;
  640. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG,
  641. 0, (1 << (val->port_vlan + 3)));
  642. }
  643. static int rtl8366s_sw_reset_switch(struct switch_dev *dev)
  644. {
  645. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  646. int err;
  647. err = rtl8366s_reset_chip(smi);
  648. if (err)
  649. return err;
  650. err = rtl8366s_hw_init(smi);
  651. if (err)
  652. return err;
  653. err = rtl8366_reset_vlan(smi);
  654. if (err)
  655. return err;
  656. err = rtl8366_enable_vlan(smi, 1);
  657. if (err)
  658. return err;
  659. return rtl8366_enable_all_ports(smi, 1);
  660. }
  661. static struct switch_attr rtl8366s_globals[] = {
  662. {
  663. .type = SWITCH_TYPE_INT,
  664. .name = "enable_learning",
  665. .description = "Enable learning, enable aging",
  666. .set = rtl8366s_sw_set_learning_enable,
  667. .get = rtl8366s_sw_get_learning_enable,
  668. .max = 1,
  669. }, {
  670. .type = SWITCH_TYPE_INT,
  671. .name = "enable_vlan",
  672. .description = "Enable VLAN mode",
  673. .set = rtl8366_sw_set_vlan_enable,
  674. .get = rtl8366_sw_get_vlan_enable,
  675. .max = 1,
  676. .ofs = 1
  677. }, {
  678. .type = SWITCH_TYPE_INT,
  679. .name = "enable_vlan4k",
  680. .description = "Enable VLAN 4K mode",
  681. .set = rtl8366_sw_set_vlan_enable,
  682. .get = rtl8366_sw_get_vlan_enable,
  683. .max = 1,
  684. .ofs = 2
  685. }, {
  686. .type = SWITCH_TYPE_NOVAL,
  687. .name = "reset_mibs",
  688. .description = "Reset all MIB counters",
  689. .set = rtl8366s_sw_reset_mibs,
  690. }, {
  691. .type = SWITCH_TYPE_INT,
  692. .name = "blinkrate",
  693. .description = "Get/Set LED blinking rate (0 = 43ms, 1 = 84ms,"
  694. " 2 = 120ms, 3 = 170ms, 4 = 340ms, 5 = 670ms)",
  695. .set = rtl8366s_sw_set_blinkrate,
  696. .get = rtl8366s_sw_get_blinkrate,
  697. .max = 5
  698. },
  699. };
  700. static struct switch_attr rtl8366s_port[] = {
  701. {
  702. .type = SWITCH_TYPE_STRING,
  703. .name = "link",
  704. .description = "Get port link information",
  705. .max = 1,
  706. .set = NULL,
  707. .get = rtl8366s_sw_get_port_link,
  708. }, {
  709. .type = SWITCH_TYPE_NOVAL,
  710. .name = "reset_mib",
  711. .description = "Reset single port MIB counters",
  712. .set = rtl8366s_sw_reset_port_mibs,
  713. }, {
  714. .type = SWITCH_TYPE_STRING,
  715. .name = "mib",
  716. .description = "Get MIB counters for port",
  717. .max = 33,
  718. .set = NULL,
  719. .get = rtl8366_sw_get_port_mib,
  720. }, {
  721. .type = SWITCH_TYPE_INT,
  722. .name = "led",
  723. .description = "Get/Set port group (0 - 3) led mode (0 - 15)",
  724. .max = 15,
  725. .set = rtl8366s_sw_set_port_led,
  726. .get = rtl8366s_sw_get_port_led,
  727. },
  728. };
  729. static struct switch_attr rtl8366s_vlan[] = {
  730. {
  731. .type = SWITCH_TYPE_STRING,
  732. .name = "info",
  733. .description = "Get vlan information",
  734. .max = 1,
  735. .set = NULL,
  736. .get = rtl8366_sw_get_vlan_info,
  737. }, {
  738. .type = SWITCH_TYPE_INT,
  739. .name = "fid",
  740. .description = "Get/Set vlan FID",
  741. .max = RTL8366S_FIDMAX,
  742. .set = rtl8366_sw_set_vlan_fid,
  743. .get = rtl8366_sw_get_vlan_fid,
  744. },
  745. };
  746. static const struct switch_dev_ops rtl8366_ops = {
  747. .attr_global = {
  748. .attr = rtl8366s_globals,
  749. .n_attr = ARRAY_SIZE(rtl8366s_globals),
  750. },
  751. .attr_port = {
  752. .attr = rtl8366s_port,
  753. .n_attr = ARRAY_SIZE(rtl8366s_port),
  754. },
  755. .attr_vlan = {
  756. .attr = rtl8366s_vlan,
  757. .n_attr = ARRAY_SIZE(rtl8366s_vlan),
  758. },
  759. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  760. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  761. .get_port_pvid = rtl8366_sw_get_port_pvid,
  762. .set_port_pvid = rtl8366_sw_set_port_pvid,
  763. .reset_switch = rtl8366s_sw_reset_switch,
  764. };
  765. static int rtl8366s_switch_init(struct rtl8366_smi *smi)
  766. {
  767. struct switch_dev *dev = &smi->sw_dev;
  768. int err;
  769. dev->name = "RTL8366S";
  770. dev->cpu_port = RTL8366S_PORT_NUM_CPU;
  771. dev->ports = RTL8366S_NUM_PORTS;
  772. dev->vlans = RTL8366S_NUM_VIDS;
  773. dev->ops = &rtl8366_ops;
  774. dev->devname = dev_name(smi->parent);
  775. err = register_switch(dev, NULL);
  776. if (err)
  777. dev_err(smi->parent, "switch registration failed\n");
  778. return err;
  779. }
  780. static void rtl8366s_switch_cleanup(struct rtl8366_smi *smi)
  781. {
  782. unregister_switch(&smi->sw_dev);
  783. }
  784. static int rtl8366s_mii_read(struct mii_bus *bus, int addr, int reg)
  785. {
  786. struct rtl8366_smi *smi = bus->priv;
  787. u32 val = 0;
  788. int err;
  789. err = rtl8366s_read_phy_reg(smi, addr, 0, reg, &val);
  790. if (err)
  791. return 0xffff;
  792. return val;
  793. }
  794. static int rtl8366s_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  795. {
  796. struct rtl8366_smi *smi = bus->priv;
  797. u32 t;
  798. int err;
  799. err = rtl8366s_write_phy_reg(smi, addr, 0, reg, val);
  800. /* flush write */
  801. (void) rtl8366s_read_phy_reg(smi, addr, 0, reg, &t);
  802. return err;
  803. }
  804. static int rtl8366s_mii_bus_match(struct mii_bus *bus)
  805. {
  806. return (bus->read == rtl8366s_mii_read &&
  807. bus->write == rtl8366s_mii_write);
  808. }
  809. static int rtl8366s_setup(struct rtl8366_smi *smi)
  810. {
  811. int ret;
  812. ret = rtl8366s_reset_chip(smi);
  813. if (ret)
  814. return ret;
  815. ret = rtl8366s_hw_init(smi);
  816. return ret;
  817. }
  818. static int rtl8366s_detect(struct rtl8366_smi *smi)
  819. {
  820. u32 chip_id = 0;
  821. u32 chip_ver = 0;
  822. int ret;
  823. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_ID_REG, &chip_id);
  824. if (ret) {
  825. dev_err(smi->parent, "unable to read chip id\n");
  826. return ret;
  827. }
  828. switch (chip_id) {
  829. case RTL8366S_CHIP_ID_8366:
  830. break;
  831. default:
  832. dev_err(smi->parent, "unknown chip id (%04x)\n", chip_id);
  833. return -ENODEV;
  834. }
  835. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_VERSION_CTRL_REG,
  836. &chip_ver);
  837. if (ret) {
  838. dev_err(smi->parent, "unable to read chip version\n");
  839. return ret;
  840. }
  841. dev_info(smi->parent, "RTL%04x ver. %u chip found\n",
  842. chip_id, chip_ver & RTL8366S_CHIP_VERSION_MASK);
  843. return 0;
  844. }
  845. static struct rtl8366_smi_ops rtl8366s_smi_ops = {
  846. .detect = rtl8366s_detect,
  847. .setup = rtl8366s_setup,
  848. .mii_read = rtl8366s_mii_read,
  849. .mii_write = rtl8366s_mii_write,
  850. .get_vlan_mc = rtl8366s_get_vlan_mc,
  851. .set_vlan_mc = rtl8366s_set_vlan_mc,
  852. .get_vlan_4k = rtl8366s_get_vlan_4k,
  853. .set_vlan_4k = rtl8366s_set_vlan_4k,
  854. .get_mc_index = rtl8366s_get_mc_index,
  855. .set_mc_index = rtl8366s_set_mc_index,
  856. .get_mib_counter = rtl8366_get_mib_counter,
  857. .is_vlan_valid = rtl8366s_is_vlan_valid,
  858. .enable_vlan = rtl8366s_enable_vlan,
  859. .enable_vlan4k = rtl8366s_enable_vlan4k,
  860. .enable_port = rtl8366s_enable_port,
  861. };
  862. static int __devinit rtl8366s_probe(struct platform_device *pdev)
  863. {
  864. static int rtl8366_smi_version_printed;
  865. struct rtl8366s_platform_data *pdata;
  866. struct rtl8366_smi *smi;
  867. int err;
  868. if (!rtl8366_smi_version_printed++)
  869. printk(KERN_NOTICE RTL8366S_DRIVER_DESC
  870. " version " RTL8366S_DRIVER_VER"\n");
  871. pdata = pdev->dev.platform_data;
  872. if (!pdata) {
  873. dev_err(&pdev->dev, "no platform data specified\n");
  874. err = -EINVAL;
  875. goto err_out;
  876. }
  877. smi = rtl8366_smi_alloc(&pdev->dev);
  878. if (!smi) {
  879. err = -ENOMEM;
  880. goto err_out;
  881. }
  882. smi->gpio_sda = pdata->gpio_sda;
  883. smi->gpio_sck = pdata->gpio_sck;
  884. smi->ops = &rtl8366s_smi_ops;
  885. smi->cpu_port = RTL8366S_PORT_NUM_CPU;
  886. smi->num_ports = RTL8366S_NUM_PORTS;
  887. smi->num_vlan_mc = RTL8366S_NUM_VLANS;
  888. smi->mib_counters = rtl8366s_mib_counters;
  889. smi->num_mib_counters = ARRAY_SIZE(rtl8366s_mib_counters);
  890. err = rtl8366_smi_init(smi);
  891. if (err)
  892. goto err_free_smi;
  893. platform_set_drvdata(pdev, smi);
  894. err = rtl8366s_switch_init(smi);
  895. if (err)
  896. goto err_clear_drvdata;
  897. return 0;
  898. err_clear_drvdata:
  899. platform_set_drvdata(pdev, NULL);
  900. rtl8366_smi_cleanup(smi);
  901. err_free_smi:
  902. kfree(smi);
  903. err_out:
  904. return err;
  905. }
  906. static int rtl8366s_phy_config_init(struct phy_device *phydev)
  907. {
  908. if (!rtl8366s_mii_bus_match(phydev->bus))
  909. return -EINVAL;
  910. return 0;
  911. }
  912. static int rtl8366s_phy_config_aneg(struct phy_device *phydev)
  913. {
  914. /* phy 4 might be connected to a second mac, allow aneg config */
  915. if (phydev->addr == RTL8366S_PHY_WAN)
  916. return genphy_config_aneg(phydev);
  917. return 0;
  918. }
  919. static struct phy_driver rtl8366s_phy_driver = {
  920. .phy_id = 0x001cc960,
  921. .name = "Realtek RTL8366S",
  922. .phy_id_mask = 0x1ffffff0,
  923. .features = PHY_GBIT_FEATURES,
  924. .config_aneg = rtl8366s_phy_config_aneg,
  925. .config_init = rtl8366s_phy_config_init,
  926. .read_status = genphy_read_status,
  927. .driver = {
  928. .owner = THIS_MODULE,
  929. },
  930. };
  931. static int __devexit rtl8366s_remove(struct platform_device *pdev)
  932. {
  933. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  934. if (smi) {
  935. rtl8366s_switch_cleanup(smi);
  936. platform_set_drvdata(pdev, NULL);
  937. rtl8366_smi_cleanup(smi);
  938. kfree(smi);
  939. }
  940. return 0;
  941. }
  942. static struct platform_driver rtl8366s_driver = {
  943. .driver = {
  944. .name = RTL8366S_DRIVER_NAME,
  945. .owner = THIS_MODULE,
  946. },
  947. .probe = rtl8366s_probe,
  948. .remove = __devexit_p(rtl8366s_remove),
  949. };
  950. static int __init rtl8366s_module_init(void)
  951. {
  952. int ret;
  953. ret = platform_driver_register(&rtl8366s_driver);
  954. if (ret)
  955. return ret;
  956. ret = phy_driver_register(&rtl8366s_phy_driver);
  957. if (ret)
  958. goto err_platform_unregister;
  959. return 0;
  960. err_platform_unregister:
  961. platform_driver_unregister(&rtl8366s_driver);
  962. return ret;
  963. }
  964. module_init(rtl8366s_module_init);
  965. static void __exit rtl8366s_module_exit(void)
  966. {
  967. phy_driver_unregister(&rtl8366s_phy_driver);
  968. platform_driver_unregister(&rtl8366s_driver);
  969. }
  970. module_exit(rtl8366s_module_exit);
  971. MODULE_DESCRIPTION(RTL8366S_DRIVER_DESC);
  972. MODULE_VERSION(RTL8366S_DRIVER_VER);
  973. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  974. MODULE_AUTHOR("Antti Seppälä <[email protected]>");
  975. MODULE_LICENSE("GPL v2");
  976. MODULE_ALIAS("platform:" RTL8366S_DRIVER_NAME);