mach-ap96.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Atheros AP96 board support
  3. *
  4. * Copyright (C) 2009 Marco Porsch
  5. * Copyright (C) 2009-2012 Gabor Juhos <[email protected]>
  6. * Copyright (C) 2010 Atheros Communications
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published
  10. * by the Free Software Foundation.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/mtd/mtd.h>
  14. #include <linux/mtd/partitions.h>
  15. #include <linux/delay.h>
  16. #include <asm/mach-ath79/ath79.h>
  17. #include "dev-ap9x-pci.h"
  18. #include "dev-eth.h"
  19. #include "dev-gpio-buttons.h"
  20. #include "dev-leds-gpio.h"
  21. #include "dev-m25p80.h"
  22. #include "dev-usb.h"
  23. #include "machtypes.h"
  24. #define AP96_GPIO_LED_12_GREEN 0
  25. #define AP96_GPIO_LED_3_GREEN 1
  26. #define AP96_GPIO_LED_2_GREEN 2
  27. #define AP96_GPIO_LED_WPS_GREEN 4
  28. #define AP96_GPIO_LED_5_GREEN 5
  29. #define AP96_GPIO_LED_4_ORANGE 6
  30. /* Reset button - next to the power connector */
  31. #define AP96_GPIO_BTN_RESET 3
  32. /* WPS button - next to a led on right */
  33. #define AP96_GPIO_BTN_WPS 8
  34. #define AP96_KEYS_POLL_INTERVAL 20 /* msecs */
  35. #define AP96_KEYS_DEBOUNCE_INTERVAL (3 * AP96_KEYS_POLL_INTERVAL)
  36. #define AP96_WMAC0_MAC_OFFSET 0x120c
  37. #define AP96_WMAC1_MAC_OFFSET 0x520c
  38. #define AP96_CALDATA0_OFFSET 0x1000
  39. #define AP96_CALDATA1_OFFSET 0x5000
  40. static struct mtd_partition ap96_partitions[] = {
  41. {
  42. .name = "uboot",
  43. .offset = 0,
  44. .size = 0x030000,
  45. .mask_flags = MTD_WRITEABLE,
  46. }, {
  47. .name = "env",
  48. .offset = 0x030000,
  49. .size = 0x010000,
  50. .mask_flags = MTD_WRITEABLE,
  51. }, {
  52. .name = "rootfs",
  53. .offset = 0x040000,
  54. .size = 0x600000,
  55. }, {
  56. .name = "uImage",
  57. .offset = 0x640000,
  58. .size = 0x1b0000,
  59. }, {
  60. .name = "caldata",
  61. .offset = 0x7f0000,
  62. .size = 0x010000,
  63. .mask_flags = MTD_WRITEABLE,
  64. }
  65. };
  66. static struct flash_platform_data ap96_flash_data = {
  67. .parts = ap96_partitions,
  68. .nr_parts = ARRAY_SIZE(ap96_partitions),
  69. };
  70. /*
  71. * AP96 has 12 unlabeled leds in the front; these are numbered from 1 to 12
  72. * below (from left to right on the board). Led 1 seems to be on whenever the
  73. * board is powered. Led 11 shows LAN link activity actity. Led 3 is orange;
  74. * others are green.
  75. *
  76. * In addition, there is one led next to a button on the right side for WPS.
  77. */
  78. static struct gpio_led ap96_leds_gpio[] __initdata = {
  79. {
  80. .name = "ap96:green:led2",
  81. .gpio = AP96_GPIO_LED_2_GREEN,
  82. .active_low = 1,
  83. }, {
  84. .name = "ap96:green:led3",
  85. .gpio = AP96_GPIO_LED_3_GREEN,
  86. .active_low = 1,
  87. }, {
  88. .name = "ap96:orange:led4",
  89. .gpio = AP96_GPIO_LED_4_ORANGE,
  90. .active_low = 1,
  91. }, {
  92. .name = "ap96:green:led5",
  93. .gpio = AP96_GPIO_LED_5_GREEN,
  94. .active_low = 1,
  95. }, {
  96. .name = "ap96:green:led12",
  97. .gpio = AP96_GPIO_LED_12_GREEN,
  98. .active_low = 1,
  99. }, { /* next to a button on right */
  100. .name = "ap96:green:wps",
  101. .gpio = AP96_GPIO_LED_WPS_GREEN,
  102. .active_low = 1,
  103. }
  104. };
  105. static struct gpio_keys_button ap96_gpio_keys[] __initdata = {
  106. {
  107. .desc = "reset",
  108. .type = EV_KEY,
  109. .code = KEY_RESTART,
  110. .debounce_interval = AP96_KEYS_DEBOUNCE_INTERVAL,
  111. .gpio = AP96_GPIO_BTN_RESET,
  112. .active_low = 1,
  113. }, {
  114. .desc = "wps",
  115. .type = EV_KEY,
  116. .code = KEY_WPS_BUTTON,
  117. .debounce_interval = AP96_KEYS_DEBOUNCE_INTERVAL,
  118. .gpio = AP96_GPIO_BTN_WPS,
  119. .active_low = 1,
  120. }
  121. };
  122. #define AP96_WAN_PHYMASK 0x10
  123. #define AP96_LAN_PHYMASK 0x0f
  124. static void __init ap96_setup(void)
  125. {
  126. u8 *art = (u8 *) KSEG1ADDR(0x1fff0000);
  127. ath79_register_mdio(0, ~(AP96_WAN_PHYMASK | AP96_LAN_PHYMASK));
  128. ath79_init_mac(ath79_eth0_data.mac_addr, art, 0);
  129. ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_RGMII;
  130. ath79_eth0_data.phy_mask = AP96_LAN_PHYMASK;
  131. ath79_eth0_data.speed = SPEED_1000;
  132. ath79_eth0_data.duplex = DUPLEX_FULL;
  133. ath79_register_eth(0);
  134. ath79_init_mac(ath79_eth1_data.mac_addr, art, 1);
  135. ath79_eth1_data.phy_if_mode = PHY_INTERFACE_MODE_RGMII;
  136. ath79_eth1_data.phy_mask = AP96_WAN_PHYMASK;
  137. ath79_eth1_pll_data.pll_1000 = 0x1f000000;
  138. ath79_register_eth(1);
  139. ath79_register_usb();
  140. ath79_register_m25p80(&ap96_flash_data);
  141. ath79_register_leds_gpio(-1, ARRAY_SIZE(ap96_leds_gpio),
  142. ap96_leds_gpio);
  143. ath79_register_gpio_keys_polled(-1, AP96_KEYS_POLL_INTERVAL,
  144. ARRAY_SIZE(ap96_gpio_keys),
  145. ap96_gpio_keys);
  146. ap94_pci_init(art + AP96_CALDATA0_OFFSET,
  147. art + AP96_WMAC0_MAC_OFFSET,
  148. art + AP96_CALDATA1_OFFSET,
  149. art + AP96_WMAC1_MAC_OFFSET);
  150. }
  151. MIPS_MACHINE(ATH79_MACH_AP96, "AP96", "Atheros AP96", ap96_setup);