mediatek-2p5ge.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. // SPDX-License-Identifier: GPL-2.0+
  2. #include <linux/bitfield.h>
  3. #include <linux/firmware.h>
  4. #include <linux/module.h>
  5. #include <linux/nvmem-consumer.h>
  6. #include <linux/of_address.h>
  7. #include <linux/of_platform.h>
  8. #include <linux/pinctrl/consumer.h>
  9. #include <linux/phy.h>
  10. #define MEDAITEK_2P5GE_PHY_DMB_FW "mediatek/mediatek-2p5ge-phy-dmb.bin"
  11. #define MEDIATEK_2P5GE_PHY_PMB_FW "mediatek/mediatek-2p5ge-phy-pmb.bin"
  12. #define MD32_EN_CFG 0x18
  13. #define MD32_EN BIT(0)
  14. #define BASE100T_STATUS_EXTEND 0x10
  15. #define BASE1000T_STATUS_EXTEND 0x11
  16. #define EXTEND_CTRL_AND_STATUS 0x16
  17. #define PHY_AUX_CTRL_STATUS 0x1d
  18. #define PHY_AUX_DPX_MASK GENMASK(5, 5)
  19. #define PHY_AUX_SPEED_MASK GENMASK(4, 2)
  20. /* Registers on MDIO_MMD_VEND1 */
  21. #define MTK_PHY_LINK_STATUS_MISC 0xa2
  22. #define MTK_PHY_FDX_ENABLE BIT(5)
  23. /* Registers on MDIO_MMD_VEND2 */
  24. #define MTK_PHY_LED0_ON_CTRL 0x24
  25. #define MTK_PHY_LED0_ON_LINK1000 BIT(0)
  26. #define MTK_PHY_LED0_ON_LINK100 BIT(1)
  27. #define MTK_PHY_LED0_ON_LINK10 BIT(2)
  28. #define MTK_PHY_LED0_ON_LINK2500 BIT(7)
  29. #define MTK_PHY_LED0_POLARITY BIT(14)
  30. #define MTK_PHY_LED1_ON_CTRL 0x26
  31. #define MTK_PHY_LED1_ON_FDX BIT(4)
  32. #define MTK_PHY_LED1_ON_HDX BIT(5)
  33. #define MTK_PHY_LED1_POLARITY BIT(14)
  34. enum {
  35. PHY_AUX_SPD_10 = 0,
  36. PHY_AUX_SPD_100,
  37. PHY_AUX_SPD_1000,
  38. PHY_AUX_SPD_2500,
  39. };
  40. static int mt798x_2p5ge_phy_config_init(struct phy_device *phydev)
  41. {
  42. int ret;
  43. int i;
  44. const struct firmware *fw;
  45. struct device *dev = &phydev->mdio.dev;
  46. struct device_node *np;
  47. void __iomem *dmb_addr;
  48. void __iomem *pmb_addr;
  49. void __iomem *mcucsr_base;
  50. u16 reg;
  51. struct pinctrl *pinctrl;
  52. np = of_find_compatible_node(NULL, NULL, "mediatek,2p5gphy-fw");
  53. if (!np)
  54. return -ENOENT;
  55. dmb_addr = of_iomap(np, 0);
  56. if (!dmb_addr)
  57. return -ENOMEM;
  58. pmb_addr = of_iomap(np, 1);
  59. if (!pmb_addr)
  60. return -ENOMEM;
  61. mcucsr_base = of_iomap(np, 2);
  62. if (!mcucsr_base)
  63. return -ENOMEM;
  64. ret = request_firmware(&fw, MEDAITEK_2P5GE_PHY_DMB_FW, dev);
  65. if (ret) {
  66. dev_err(dev, "failed to load firmware: %s, ret: %d\n",
  67. MEDAITEK_2P5GE_PHY_DMB_FW, ret);
  68. return ret;
  69. }
  70. for (i = 0; i < fw->size - 1; i += 4)
  71. writel(*((uint32_t *)(fw->data + i)), dmb_addr + i);
  72. release_firmware(fw);
  73. ret = request_firmware(&fw, MEDIATEK_2P5GE_PHY_PMB_FW, dev);
  74. if (ret) {
  75. dev_err(dev, "failed to load firmware: %s, ret: %d\n",
  76. MEDIATEK_2P5GE_PHY_PMB_FW, ret);
  77. return ret;
  78. }
  79. for (i = 0; i < fw->size - 1; i += 4)
  80. writel(*((uint32_t *)(fw->data + i)), pmb_addr + i);
  81. release_firmware(fw);
  82. reg = readw(mcucsr_base + MD32_EN_CFG);
  83. writew(reg | MD32_EN, mcucsr_base + MD32_EN_CFG);
  84. dev_dbg(dev, "Firmware loading/trigger ok.\n");
  85. /* Setup LED */
  86. phy_clear_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL,
  87. MTK_PHY_LED0_POLARITY);
  88. phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL,
  89. MTK_PHY_LED0_ON_LINK10 |
  90. MTK_PHY_LED0_ON_LINK100 |
  91. MTK_PHY_LED0_ON_LINK1000 |
  92. MTK_PHY_LED0_ON_LINK2500);
  93. phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED1_ON_CTRL,
  94. MTK_PHY_LED1_ON_FDX | MTK_PHY_LED1_ON_HDX);
  95. pinctrl = devm_pinctrl_get_select(&phydev->mdio.dev, "i2p5gbe-led");
  96. if (IS_ERR(pinctrl)) {
  97. dev_err(&phydev->mdio.dev, "Fail to set LED pins!\n");
  98. return PTR_ERR(pinctrl);
  99. }
  100. return 0;
  101. }
  102. static int mt798x_2p5ge_phy_config_aneg(struct phy_device *phydev)
  103. {
  104. bool changed = false;
  105. u32 adv;
  106. int ret;
  107. if (phydev->autoneg == AUTONEG_DISABLE) {
  108. /* Configure half duplex with genphy_setup_forced,
  109. * because genphy_c45_pma_setup_forced does not support.
  110. */
  111. return phydev->duplex != DUPLEX_FULL
  112. ? genphy_setup_forced(phydev)
  113. : genphy_c45_pma_setup_forced(phydev);
  114. }
  115. ret = genphy_c45_an_config_aneg(phydev);
  116. if (ret < 0)
  117. return ret;
  118. if (ret > 0)
  119. changed = true;
  120. adv = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
  121. ret = phy_modify_changed(phydev, MII_CTRL1000,
  122. ADVERTISE_1000FULL | ADVERTISE_1000HALF,
  123. adv);
  124. if (ret < 0)
  125. return ret;
  126. if (ret > 0)
  127. changed = true;
  128. return genphy_c45_check_and_restart_aneg(phydev, changed);
  129. }
  130. static int mt798x_2p5ge_phy_get_features(struct phy_device *phydev)
  131. {
  132. int ret;
  133. ret = genphy_read_abilities(phydev);
  134. if (ret)
  135. return ret;
  136. /* We don't support HDX at MAC layer on mt798x.
  137. * So mask phy's HDX capabilities, too.
  138. */
  139. linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
  140. phydev->supported);
  141. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  142. phydev->supported);
  143. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  144. phydev->supported);
  145. linkmode_set_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  146. phydev->supported);
  147. linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
  148. return 0;
  149. }
  150. static int mt798x_2p5ge_phy_read_status(struct phy_device *phydev)
  151. {
  152. int ret;
  153. ret = genphy_update_link(phydev);
  154. if (ret)
  155. return ret;
  156. phydev->speed = SPEED_UNKNOWN;
  157. phydev->duplex = DUPLEX_UNKNOWN;
  158. phydev->pause = 0;
  159. phydev->asym_pause = 0;
  160. if (!phydev->link)
  161. return 0;
  162. if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete) {
  163. ret = genphy_c45_read_lpa(phydev);
  164. if (ret < 0)
  165. return ret;
  166. /* Read the link partner's 1G advertisement */
  167. ret = phy_read(phydev, MII_STAT1000);
  168. if (ret < 0)
  169. return ret;
  170. mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, ret);
  171. } else if (phydev->autoneg == AUTONEG_DISABLE) {
  172. linkmode_zero(phydev->lp_advertising);
  173. }
  174. ret = phy_read(phydev, PHY_AUX_CTRL_STATUS);
  175. if (ret < 0)
  176. return ret;
  177. switch (FIELD_GET(PHY_AUX_SPEED_MASK, ret)) {
  178. case PHY_AUX_SPD_10:
  179. phydev->speed = SPEED_10;
  180. break;
  181. case PHY_AUX_SPD_100:
  182. phydev->speed = SPEED_100;
  183. break;
  184. case PHY_AUX_SPD_1000:
  185. phydev->speed = SPEED_1000;
  186. break;
  187. case PHY_AUX_SPD_2500:
  188. phydev->speed = SPEED_2500;
  189. phydev->duplex = DUPLEX_FULL; /* 2.5G must be FDX */
  190. break;
  191. }
  192. ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LINK_STATUS_MISC);
  193. if (ret < 0)
  194. return ret;
  195. phydev->duplex = (ret & MTK_PHY_FDX_ENABLE) ? DUPLEX_FULL : DUPLEX_HALF;
  196. return 0;
  197. }
  198. static struct phy_driver mtk_gephy_driver[] = {
  199. {
  200. PHY_ID_MATCH_EXACT(0x00339c11),
  201. .name = "MediaTek MT798x 2.5GbE PHY",
  202. .config_init = mt798x_2p5ge_phy_config_init,
  203. .config_aneg = mt798x_2p5ge_phy_config_aneg,
  204. .get_features = mt798x_2p5ge_phy_get_features,
  205. .read_status = mt798x_2p5ge_phy_read_status,
  206. },
  207. };
  208. module_phy_driver(mtk_gephy_driver);
  209. static struct mdio_device_id __maybe_unused mtk_2p5ge_phy_tbl[] = {
  210. { PHY_ID_MATCH_VENDOR(0x00339c00) },
  211. { }
  212. };
  213. MODULE_DESCRIPTION("MediaTek 2.5Gb Ethernet PHY driver");
  214. MODULE_AUTHOR("SkyLake Huang <[email protected]>");
  215. MODULE_LICENSE("GPL");
  216. MODULE_DEVICE_TABLE(mdio, mtk_2p5ge_phy_tbl);
  217. MODULE_FIRMWARE(MEDAITEK_2P5GE_PHY_DMB_FW);
  218. MODULE_FIRMWARE(MEDIATEK_2P5GE_PHY_PMB_FW);