rtl8366s.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /*
  2. * Platform driver for the Realtek RTL8366S ethernet switch
  3. *
  4. * Copyright (C) 2009-2010 Gabor Juhos <[email protected]>
  5. * Copyright (C) 2010 Antti Seppälä <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/delay.h>
  16. #include <linux/skbuff.h>
  17. #include <linux/rtl8366.h>
  18. #include "rtl8366_smi.h"
  19. #define RTL8366S_DRIVER_DESC "Realtek RTL8366S ethernet switch driver"
  20. #define RTL8366S_DRIVER_VER "0.2.2"
  21. #define RTL8366S_PHY_NO_MAX 4
  22. #define RTL8366S_PHY_PAGE_MAX 7
  23. #define RTL8366S_PHY_ADDR_MAX 31
  24. /* Switch Global Configuration register */
  25. #define RTL8366S_SGCR 0x0000
  26. #define RTL8366S_SGCR_EN_BC_STORM_CTRL BIT(0)
  27. #define RTL8366S_SGCR_MAX_LENGTH(_x) (_x << 4)
  28. #define RTL8366S_SGCR_MAX_LENGTH_MASK RTL8366S_SGCR_MAX_LENGTH(0x3)
  29. #define RTL8366S_SGCR_MAX_LENGTH_1522 RTL8366S_SGCR_MAX_LENGTH(0x0)
  30. #define RTL8366S_SGCR_MAX_LENGTH_1536 RTL8366S_SGCR_MAX_LENGTH(0x1)
  31. #define RTL8366S_SGCR_MAX_LENGTH_1552 RTL8366S_SGCR_MAX_LENGTH(0x2)
  32. #define RTL8366S_SGCR_MAX_LENGTH_16000 RTL8366S_SGCR_MAX_LENGTH(0x3)
  33. #define RTL8366S_SGCR_EN_VLAN BIT(13)
  34. /* Port Enable Control register */
  35. #define RTL8366S_PECR 0x0001
  36. /* Switch Security Control registers */
  37. #define RTL8366S_SSCR0 0x0002
  38. #define RTL8366S_SSCR1 0x0003
  39. #define RTL8366S_SSCR2 0x0004
  40. #define RTL8366S_SSCR2_DROP_UNKNOWN_DA BIT(0)
  41. #define RTL8366S_RESET_CTRL_REG 0x0100
  42. #define RTL8366S_CHIP_CTRL_RESET_HW 1
  43. #define RTL8366S_CHIP_CTRL_RESET_SW (1 << 1)
  44. #define RTL8366S_CHIP_VERSION_CTRL_REG 0x0104
  45. #define RTL8366S_CHIP_VERSION_MASK 0xf
  46. #define RTL8366S_CHIP_ID_REG 0x0105
  47. #define RTL8366S_CHIP_ID_8366 0x8366
  48. /* PHY registers control */
  49. #define RTL8366S_PHY_ACCESS_CTRL_REG 0x8028
  50. #define RTL8366S_PHY_ACCESS_DATA_REG 0x8029
  51. #define RTL8366S_PHY_CTRL_READ 1
  52. #define RTL8366S_PHY_CTRL_WRITE 0
  53. #define RTL8366S_PHY_REG_MASK 0x1f
  54. #define RTL8366S_PHY_PAGE_OFFSET 5
  55. #define RTL8366S_PHY_PAGE_MASK (0x7 << 5)
  56. #define RTL8366S_PHY_NO_OFFSET 9
  57. #define RTL8366S_PHY_NO_MASK (0x1f << 9)
  58. /* LED control registers */
  59. #define RTL8366S_LED_BLINKRATE_REG 0x0420
  60. #define RTL8366S_LED_BLINKRATE_BIT 0
  61. #define RTL8366S_LED_BLINKRATE_MASK 0x0007
  62. #define RTL8366S_LED_CTRL_REG 0x0421
  63. #define RTL8366S_LED_0_1_CTRL_REG 0x0422
  64. #define RTL8366S_LED_2_3_CTRL_REG 0x0423
  65. #define RTL8366S_MIB_COUNT 33
  66. #define RTL8366S_GLOBAL_MIB_COUNT 1
  67. #define RTL8366S_MIB_COUNTER_PORT_OFFSET 0x0040
  68. #define RTL8366S_MIB_COUNTER_BASE 0x1000
  69. #define RTL8366S_MIB_COUNTER_PORT_OFFSET2 0x0008
  70. #define RTL8366S_MIB_COUNTER_BASE2 0x1180
  71. #define RTL8366S_MIB_CTRL_REG 0x11F0
  72. #define RTL8366S_MIB_CTRL_USER_MASK 0x01FF
  73. #define RTL8366S_MIB_CTRL_BUSY_MASK 0x0001
  74. #define RTL8366S_MIB_CTRL_RESET_MASK 0x0002
  75. #define RTL8366S_MIB_CTRL_GLOBAL_RESET_MASK 0x0004
  76. #define RTL8366S_MIB_CTRL_PORT_RESET_BIT 0x0003
  77. #define RTL8366S_MIB_CTRL_PORT_RESET_MASK 0x01FC
  78. #define RTL8366S_PORT_VLAN_CTRL_BASE 0x0058
  79. #define RTL8366S_PORT_VLAN_CTRL_REG(_p) \
  80. (RTL8366S_PORT_VLAN_CTRL_BASE + (_p) / 4)
  81. #define RTL8366S_PORT_VLAN_CTRL_MASK 0xf
  82. #define RTL8366S_PORT_VLAN_CTRL_SHIFT(_p) (4 * ((_p) % 4))
  83. #define RTL8366S_VLAN_TABLE_READ_BASE 0x018B
  84. #define RTL8366S_VLAN_TABLE_WRITE_BASE 0x0185
  85. #define RTL8366S_VLAN_TB_CTRL_REG 0x010F
  86. #define RTL8366S_TABLE_ACCESS_CTRL_REG 0x0180
  87. #define RTL8366S_TABLE_VLAN_READ_CTRL 0x0E01
  88. #define RTL8366S_TABLE_VLAN_WRITE_CTRL 0x0F01
  89. #define RTL8366S_VLAN_MC_BASE(_x) (0x0016 + (_x) * 2)
  90. #define RTL8366S_VLAN_MEMBERINGRESS_REG 0x0379
  91. #define RTL8366S_PORT_LINK_STATUS_BASE 0x0060
  92. #define RTL8366S_PORT_STATUS_SPEED_MASK 0x0003
  93. #define RTL8366S_PORT_STATUS_DUPLEX_MASK 0x0004
  94. #define RTL8366S_PORT_STATUS_LINK_MASK 0x0010
  95. #define RTL8366S_PORT_STATUS_TXPAUSE_MASK 0x0020
  96. #define RTL8366S_PORT_STATUS_RXPAUSE_MASK 0x0040
  97. #define RTL8366S_PORT_STATUS_AN_MASK 0x0080
  98. #define RTL8366S_PORT_NUM_CPU 5
  99. #define RTL8366S_NUM_PORTS 6
  100. #define RTL8366S_NUM_VLANS 16
  101. #define RTL8366S_NUM_LEDGROUPS 4
  102. #define RTL8366S_NUM_VIDS 4096
  103. #define RTL8366S_PRIORITYMAX 7
  104. #define RTL8366S_FIDMAX 7
  105. #define RTL8366S_PORT_1 (1 << 0) /* In userspace port 0 */
  106. #define RTL8366S_PORT_2 (1 << 1) /* In userspace port 1 */
  107. #define RTL8366S_PORT_3 (1 << 2) /* In userspace port 2 */
  108. #define RTL8366S_PORT_4 (1 << 3) /* In userspace port 3 */
  109. #define RTL8366S_PORT_UNKNOWN (1 << 4) /* No known connection */
  110. #define RTL8366S_PORT_CPU (1 << 5) /* CPU port */
  111. #define RTL8366S_PORT_ALL (RTL8366S_PORT_1 | \
  112. RTL8366S_PORT_2 | \
  113. RTL8366S_PORT_3 | \
  114. RTL8366S_PORT_4 | \
  115. RTL8366S_PORT_UNKNOWN | \
  116. RTL8366S_PORT_CPU)
  117. #define RTL8366S_PORT_ALL_BUT_CPU (RTL8366S_PORT_1 | \
  118. RTL8366S_PORT_2 | \
  119. RTL8366S_PORT_3 | \
  120. RTL8366S_PORT_4 | \
  121. RTL8366S_PORT_UNKNOWN)
  122. #define RTL8366S_PORT_ALL_EXTERNAL (RTL8366S_PORT_1 | \
  123. RTL8366S_PORT_2 | \
  124. RTL8366S_PORT_3 | \
  125. RTL8366S_PORT_4)
  126. #define RTL8366S_PORT_ALL_INTERNAL (RTL8366S_PORT_UNKNOWN | \
  127. RTL8366S_PORT_CPU)
  128. #define RTL8366S_VLAN_VID_MASK 0xfff
  129. #define RTL8366S_VLAN_PRIORITY_SHIFT 12
  130. #define RTL8366S_VLAN_PRIORITY_MASK 0x7
  131. #define RTL8366S_VLAN_MEMBER_MASK 0x3f
  132. #define RTL8366S_VLAN_UNTAG_SHIFT 6
  133. #define RTL8366S_VLAN_UNTAG_MASK 0x3f
  134. #define RTL8366S_VLAN_FID_SHIFT 12
  135. #define RTL8366S_VLAN_FID_MASK 0x7
  136. static struct rtl8366_mib_counter rtl8366s_mib_counters[] = {
  137. { 0, 0, 4, "IfInOctets" },
  138. { 0, 4, 4, "EtherStatsOctets" },
  139. { 0, 8, 2, "EtherStatsUnderSizePkts" },
  140. { 0, 10, 2, "EtherFragments" },
  141. { 0, 12, 2, "EtherStatsPkts64Octets" },
  142. { 0, 14, 2, "EtherStatsPkts65to127Octets" },
  143. { 0, 16, 2, "EtherStatsPkts128to255Octets" },
  144. { 0, 18, 2, "EtherStatsPkts256to511Octets" },
  145. { 0, 20, 2, "EtherStatsPkts512to1023Octets" },
  146. { 0, 22, 2, "EtherStatsPkts1024to1518Octets" },
  147. { 0, 24, 2, "EtherOversizeStats" },
  148. { 0, 26, 2, "EtherStatsJabbers" },
  149. { 0, 28, 2, "IfInUcastPkts" },
  150. { 0, 30, 2, "EtherStatsMulticastPkts" },
  151. { 0, 32, 2, "EtherStatsBroadcastPkts" },
  152. { 0, 34, 2, "EtherStatsDropEvents" },
  153. { 0, 36, 2, "Dot3StatsFCSErrors" },
  154. { 0, 38, 2, "Dot3StatsSymbolErrors" },
  155. { 0, 40, 2, "Dot3InPauseFrames" },
  156. { 0, 42, 2, "Dot3ControlInUnknownOpcodes" },
  157. { 0, 44, 4, "IfOutOctets" },
  158. { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
  159. { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
  160. { 0, 52, 2, "Dot3sDeferredTransmissions" },
  161. { 0, 54, 2, "Dot3StatsLateCollisions" },
  162. { 0, 56, 2, "EtherStatsCollisions" },
  163. { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
  164. { 0, 60, 2, "Dot3OutPauseFrames" },
  165. { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
  166. /*
  167. * The following counters are accessible at a different
  168. * base address.
  169. */
  170. { 1, 0, 2, "Dot1dTpPortInDiscards" },
  171. { 1, 2, 2, "IfOutUcastPkts" },
  172. { 1, 4, 2, "IfOutMulticastPkts" },
  173. { 1, 6, 2, "IfOutBroadcastPkts" },
  174. };
  175. #define REG_WR(_smi, _reg, _val) \
  176. do { \
  177. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  178. if (err) \
  179. return err; \
  180. } while (0)
  181. #define REG_RMW(_smi, _reg, _mask, _val) \
  182. do { \
  183. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  184. if (err) \
  185. return err; \
  186. } while (0)
  187. static int rtl8366s_reset_chip(struct rtl8366_smi *smi)
  188. {
  189. int timeout = 10;
  190. u32 data;
  191. rtl8366_smi_write_reg_noack(smi, RTL8366S_RESET_CTRL_REG,
  192. RTL8366S_CHIP_CTRL_RESET_HW);
  193. do {
  194. msleep(1);
  195. if (rtl8366_smi_read_reg(smi, RTL8366S_RESET_CTRL_REG, &data))
  196. return -EIO;
  197. if (!(data & RTL8366S_CHIP_CTRL_RESET_HW))
  198. break;
  199. } while (--timeout);
  200. if (!timeout) {
  201. printk("Timeout waiting for the switch to reset\n");
  202. return -EIO;
  203. }
  204. return 0;
  205. }
  206. static int rtl8366s_setup(struct rtl8366_smi *smi)
  207. {
  208. struct rtl8366_platform_data *pdata;
  209. int err;
  210. pdata = smi->parent->platform_data;
  211. if (pdata->num_initvals && pdata->initvals) {
  212. unsigned i;
  213. dev_info(smi->parent, "applying initvals\n");
  214. for (i = 0; i < pdata->num_initvals; i++)
  215. REG_WR(smi, pdata->initvals[i].reg,
  216. pdata->initvals[i].val);
  217. }
  218. /* set maximum packet length to 1536 bytes */
  219. REG_RMW(smi, RTL8366S_SGCR, RTL8366S_SGCR_MAX_LENGTH_MASK,
  220. RTL8366S_SGCR_MAX_LENGTH_1536);
  221. /* enable learning for all ports */
  222. REG_WR(smi, RTL8366S_SSCR0, 0);
  223. /* enable auto ageing for all ports */
  224. REG_WR(smi, RTL8366S_SSCR1, 0);
  225. /*
  226. * discard VLAN tagged packets if the port is not a member of
  227. * the VLAN with which the packets is associated.
  228. */
  229. REG_WR(smi, RTL8366S_VLAN_MEMBERINGRESS_REG, RTL8366S_PORT_ALL);
  230. /* don't drop packets whose DA has not been learned */
  231. REG_RMW(smi, RTL8366S_SSCR2, RTL8366S_SSCR2_DROP_UNKNOWN_DA, 0);
  232. return 0;
  233. }
  234. static int rtl8366s_read_phy_reg(struct rtl8366_smi *smi,
  235. u32 phy_no, u32 page, u32 addr, u32 *data)
  236. {
  237. u32 reg;
  238. int ret;
  239. if (phy_no > RTL8366S_PHY_NO_MAX)
  240. return -EINVAL;
  241. if (page > RTL8366S_PHY_PAGE_MAX)
  242. return -EINVAL;
  243. if (addr > RTL8366S_PHY_ADDR_MAX)
  244. return -EINVAL;
  245. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  246. RTL8366S_PHY_CTRL_READ);
  247. if (ret)
  248. return ret;
  249. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  250. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  251. (addr & RTL8366S_PHY_REG_MASK);
  252. ret = rtl8366_smi_write_reg(smi, reg, 0);
  253. if (ret)
  254. return ret;
  255. ret = rtl8366_smi_read_reg(smi, RTL8366S_PHY_ACCESS_DATA_REG, data);
  256. if (ret)
  257. return ret;
  258. return 0;
  259. }
  260. static int rtl8366s_write_phy_reg(struct rtl8366_smi *smi,
  261. u32 phy_no, u32 page, u32 addr, u32 data)
  262. {
  263. u32 reg;
  264. int ret;
  265. if (phy_no > RTL8366S_PHY_NO_MAX)
  266. return -EINVAL;
  267. if (page > RTL8366S_PHY_PAGE_MAX)
  268. return -EINVAL;
  269. if (addr > RTL8366S_PHY_ADDR_MAX)
  270. return -EINVAL;
  271. ret = rtl8366_smi_write_reg(smi, RTL8366S_PHY_ACCESS_CTRL_REG,
  272. RTL8366S_PHY_CTRL_WRITE);
  273. if (ret)
  274. return ret;
  275. reg = 0x8000 | (1 << (phy_no + RTL8366S_PHY_NO_OFFSET)) |
  276. ((page << RTL8366S_PHY_PAGE_OFFSET) & RTL8366S_PHY_PAGE_MASK) |
  277. (addr & RTL8366S_PHY_REG_MASK);
  278. ret = rtl8366_smi_write_reg(smi, reg, data);
  279. if (ret)
  280. return ret;
  281. return 0;
  282. }
  283. static int rtl8366_get_mib_counter(struct rtl8366_smi *smi, int counter,
  284. int port, unsigned long long *val)
  285. {
  286. int i;
  287. int err;
  288. u32 addr, data;
  289. u64 mibvalue;
  290. if (port > RTL8366S_NUM_PORTS || counter >= RTL8366S_MIB_COUNT)
  291. return -EINVAL;
  292. switch (rtl8366s_mib_counters[counter].base) {
  293. case 0:
  294. addr = RTL8366S_MIB_COUNTER_BASE +
  295. RTL8366S_MIB_COUNTER_PORT_OFFSET * port;
  296. break;
  297. case 1:
  298. addr = RTL8366S_MIB_COUNTER_BASE2 +
  299. RTL8366S_MIB_COUNTER_PORT_OFFSET2 * port;
  300. break;
  301. default:
  302. return -EINVAL;
  303. }
  304. addr += rtl8366s_mib_counters[counter].offset;
  305. /*
  306. * Writing access counter address first
  307. * then ASIC will prepare 64bits counter wait for being retrived
  308. */
  309. data = 0; /* writing data will be discard by ASIC */
  310. err = rtl8366_smi_write_reg(smi, addr, data);
  311. if (err)
  312. return err;
  313. /* read MIB control register */
  314. err = rtl8366_smi_read_reg(smi, RTL8366S_MIB_CTRL_REG, &data);
  315. if (err)
  316. return err;
  317. if (data & RTL8366S_MIB_CTRL_BUSY_MASK)
  318. return -EBUSY;
  319. if (data & RTL8366S_MIB_CTRL_RESET_MASK)
  320. return -EIO;
  321. mibvalue = 0;
  322. for (i = rtl8366s_mib_counters[counter].length; i > 0; i--) {
  323. err = rtl8366_smi_read_reg(smi, addr + (i - 1), &data);
  324. if (err)
  325. return err;
  326. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  327. }
  328. *val = mibvalue;
  329. return 0;
  330. }
  331. static int rtl8366s_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  332. struct rtl8366_vlan_4k *vlan4k)
  333. {
  334. u32 data[2];
  335. int err;
  336. int i;
  337. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  338. if (vid >= RTL8366S_NUM_VIDS)
  339. return -EINVAL;
  340. /* write VID */
  341. err = rtl8366_smi_write_reg(smi, RTL8366S_VLAN_TABLE_WRITE_BASE,
  342. vid & RTL8366S_VLAN_VID_MASK);
  343. if (err)
  344. return err;
  345. /* write table access control word */
  346. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  347. RTL8366S_TABLE_VLAN_READ_CTRL);
  348. if (err)
  349. return err;
  350. for (i = 0; i < 2; i++) {
  351. err = rtl8366_smi_read_reg(smi,
  352. RTL8366S_VLAN_TABLE_READ_BASE + i,
  353. &data[i]);
  354. if (err)
  355. return err;
  356. }
  357. vlan4k->vid = vid;
  358. vlan4k->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  359. RTL8366S_VLAN_UNTAG_MASK;
  360. vlan4k->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  361. vlan4k->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  362. RTL8366S_VLAN_FID_MASK;
  363. return 0;
  364. }
  365. static int rtl8366s_set_vlan_4k(struct rtl8366_smi *smi,
  366. const struct rtl8366_vlan_4k *vlan4k)
  367. {
  368. u32 data[2];
  369. int err;
  370. int i;
  371. if (vlan4k->vid >= RTL8366S_NUM_VIDS ||
  372. vlan4k->member > RTL8366S_VLAN_MEMBER_MASK ||
  373. vlan4k->untag > RTL8366S_VLAN_UNTAG_MASK ||
  374. vlan4k->fid > RTL8366S_FIDMAX)
  375. return -EINVAL;
  376. data[0] = vlan4k->vid & RTL8366S_VLAN_VID_MASK;
  377. data[1] = (vlan4k->member & RTL8366S_VLAN_MEMBER_MASK) |
  378. ((vlan4k->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  379. RTL8366S_VLAN_UNTAG_SHIFT) |
  380. ((vlan4k->fid & RTL8366S_VLAN_FID_MASK) <<
  381. RTL8366S_VLAN_FID_SHIFT);
  382. for (i = 0; i < 2; i++) {
  383. err = rtl8366_smi_write_reg(smi,
  384. RTL8366S_VLAN_TABLE_WRITE_BASE + i,
  385. data[i]);
  386. if (err)
  387. return err;
  388. }
  389. /* write table access control word */
  390. err = rtl8366_smi_write_reg(smi, RTL8366S_TABLE_ACCESS_CTRL_REG,
  391. RTL8366S_TABLE_VLAN_WRITE_CTRL);
  392. return err;
  393. }
  394. static int rtl8366s_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  395. struct rtl8366_vlan_mc *vlanmc)
  396. {
  397. u32 data[2];
  398. int err;
  399. int i;
  400. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  401. if (index >= RTL8366S_NUM_VLANS)
  402. return -EINVAL;
  403. for (i = 0; i < 2; i++) {
  404. err = rtl8366_smi_read_reg(smi,
  405. RTL8366S_VLAN_MC_BASE(index) + i,
  406. &data[i]);
  407. if (err)
  408. return err;
  409. }
  410. vlanmc->vid = data[0] & RTL8366S_VLAN_VID_MASK;
  411. vlanmc->priority = (data[0] >> RTL8366S_VLAN_PRIORITY_SHIFT) &
  412. RTL8366S_VLAN_PRIORITY_MASK;
  413. vlanmc->untag = (data[1] >> RTL8366S_VLAN_UNTAG_SHIFT) &
  414. RTL8366S_VLAN_UNTAG_MASK;
  415. vlanmc->member = data[1] & RTL8366S_VLAN_MEMBER_MASK;
  416. vlanmc->fid = (data[1] >> RTL8366S_VLAN_FID_SHIFT) &
  417. RTL8366S_VLAN_FID_MASK;
  418. return 0;
  419. }
  420. static int rtl8366s_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  421. const struct rtl8366_vlan_mc *vlanmc)
  422. {
  423. u32 data[2];
  424. int err;
  425. int i;
  426. if (index >= RTL8366S_NUM_VLANS ||
  427. vlanmc->vid >= RTL8366S_NUM_VIDS ||
  428. vlanmc->priority > RTL8366S_PRIORITYMAX ||
  429. vlanmc->member > RTL8366S_VLAN_MEMBER_MASK ||
  430. vlanmc->untag > RTL8366S_VLAN_UNTAG_MASK ||
  431. vlanmc->fid > RTL8366S_FIDMAX)
  432. return -EINVAL;
  433. data[0] = (vlanmc->vid & RTL8366S_VLAN_VID_MASK) |
  434. ((vlanmc->priority & RTL8366S_VLAN_PRIORITY_MASK) <<
  435. RTL8366S_VLAN_PRIORITY_SHIFT);
  436. data[1] = (vlanmc->member & RTL8366S_VLAN_MEMBER_MASK) |
  437. ((vlanmc->untag & RTL8366S_VLAN_UNTAG_MASK) <<
  438. RTL8366S_VLAN_UNTAG_SHIFT) |
  439. ((vlanmc->fid & RTL8366S_VLAN_FID_MASK) <<
  440. RTL8366S_VLAN_FID_SHIFT);
  441. for (i = 0; i < 2; i++) {
  442. err = rtl8366_smi_write_reg(smi,
  443. RTL8366S_VLAN_MC_BASE(index) + i,
  444. data[i]);
  445. if (err)
  446. return err;
  447. }
  448. return 0;
  449. }
  450. static int rtl8366s_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  451. {
  452. u32 data;
  453. int err;
  454. if (port >= RTL8366S_NUM_PORTS)
  455. return -EINVAL;
  456. err = rtl8366_smi_read_reg(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  457. &data);
  458. if (err)
  459. return err;
  460. *val = (data >> RTL8366S_PORT_VLAN_CTRL_SHIFT(port)) &
  461. RTL8366S_PORT_VLAN_CTRL_MASK;
  462. return 0;
  463. }
  464. static int rtl8366s_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  465. {
  466. if (port >= RTL8366S_NUM_PORTS || index >= RTL8366S_NUM_VLANS)
  467. return -EINVAL;
  468. return rtl8366_smi_rmwr(smi, RTL8366S_PORT_VLAN_CTRL_REG(port),
  469. RTL8366S_PORT_VLAN_CTRL_MASK <<
  470. RTL8366S_PORT_VLAN_CTRL_SHIFT(port),
  471. (index & RTL8366S_PORT_VLAN_CTRL_MASK) <<
  472. RTL8366S_PORT_VLAN_CTRL_SHIFT(port));
  473. }
  474. static int rtl8366s_enable_vlan(struct rtl8366_smi *smi, int enable)
  475. {
  476. return rtl8366_smi_rmwr(smi, RTL8366S_SGCR, RTL8366S_SGCR_EN_VLAN,
  477. (enable) ? RTL8366S_SGCR_EN_VLAN : 0);
  478. }
  479. static int rtl8366s_enable_vlan4k(struct rtl8366_smi *smi, int enable)
  480. {
  481. return rtl8366_smi_rmwr(smi, RTL8366S_VLAN_TB_CTRL_REG,
  482. 1, (enable) ? 1 : 0);
  483. }
  484. static int rtl8366s_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  485. {
  486. unsigned max = RTL8366S_NUM_VLANS;
  487. if (smi->vlan4k_enabled)
  488. max = RTL8366S_NUM_VIDS - 1;
  489. if (vlan == 0 || vlan >= max)
  490. return 0;
  491. return 1;
  492. }
  493. static int rtl8366s_enable_port(struct rtl8366_smi *smi, int port, int enable)
  494. {
  495. return rtl8366_smi_rmwr(smi, RTL8366S_PECR, (1 << port),
  496. (enable) ? 0 : (1 << port));
  497. }
  498. static int rtl8366s_sw_reset_mibs(struct switch_dev *dev,
  499. const struct switch_attr *attr,
  500. struct switch_val *val)
  501. {
  502. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  503. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG, 0, (1 << 2));
  504. }
  505. static int rtl8366s_sw_get_blinkrate(struct switch_dev *dev,
  506. const struct switch_attr *attr,
  507. struct switch_val *val)
  508. {
  509. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  510. u32 data;
  511. rtl8366_smi_read_reg(smi, RTL8366S_LED_BLINKRATE_REG, &data);
  512. val->value.i = (data & (RTL8366S_LED_BLINKRATE_MASK));
  513. return 0;
  514. }
  515. static int rtl8366s_sw_set_blinkrate(struct switch_dev *dev,
  516. const struct switch_attr *attr,
  517. struct switch_val *val)
  518. {
  519. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  520. if (val->value.i >= 6)
  521. return -EINVAL;
  522. return rtl8366_smi_rmwr(smi, RTL8366S_LED_BLINKRATE_REG,
  523. RTL8366S_LED_BLINKRATE_MASK,
  524. val->value.i);
  525. }
  526. static int rtl8366s_sw_get_max_length(struct switch_dev *dev,
  527. const struct switch_attr *attr,
  528. struct switch_val *val)
  529. {
  530. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  531. u32 data;
  532. rtl8366_smi_read_reg(smi, RTL8366S_SGCR, &data);
  533. val->value.i = ((data & (RTL8366S_SGCR_MAX_LENGTH_MASK)) >> 4);
  534. return 0;
  535. }
  536. static int rtl8366s_sw_set_max_length(struct switch_dev *dev,
  537. const struct switch_attr *attr,
  538. struct switch_val *val)
  539. {
  540. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  541. char length_code;
  542. switch (val->value.i) {
  543. case 0:
  544. length_code = RTL8366S_SGCR_MAX_LENGTH_1522;
  545. break;
  546. case 1:
  547. length_code = RTL8366S_SGCR_MAX_LENGTH_1536;
  548. break;
  549. case 2:
  550. length_code = RTL8366S_SGCR_MAX_LENGTH_1552;
  551. break;
  552. case 3:
  553. length_code = RTL8366S_SGCR_MAX_LENGTH_16000;
  554. break;
  555. default:
  556. return -EINVAL;
  557. }
  558. return rtl8366_smi_rmwr(smi, RTL8366S_SGCR,
  559. RTL8366S_SGCR_MAX_LENGTH_MASK,
  560. length_code);
  561. }
  562. static int rtl8366s_sw_get_learning_enable(struct switch_dev *dev,
  563. const struct switch_attr *attr,
  564. struct switch_val *val)
  565. {
  566. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  567. u32 data;
  568. rtl8366_smi_read_reg(smi,RTL8366S_SSCR0, &data);
  569. val->value.i = !data;
  570. return 0;
  571. }
  572. static int rtl8366s_sw_set_learning_enable(struct switch_dev *dev,
  573. const struct switch_attr *attr,
  574. struct switch_val *val)
  575. {
  576. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  577. u32 portmask = 0;
  578. int err = 0;
  579. if (!val->value.i)
  580. portmask = RTL8366S_PORT_ALL;
  581. /* set learning for all ports */
  582. REG_WR(smi, RTL8366S_SSCR0, portmask);
  583. /* set auto ageing for all ports */
  584. REG_WR(smi, RTL8366S_SSCR1, portmask);
  585. return 0;
  586. }
  587. static int rtl8366s_sw_get_port_link(struct switch_dev *dev,
  588. int port,
  589. struct switch_port_link *link)
  590. {
  591. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  592. u32 data = 0;
  593. u32 speed;
  594. if (port >= RTL8366S_NUM_PORTS)
  595. return -EINVAL;
  596. rtl8366_smi_read_reg(smi, RTL8366S_PORT_LINK_STATUS_BASE + (port / 2),
  597. &data);
  598. if (port % 2)
  599. data = data >> 8;
  600. link->link = !!(data & RTL8366S_PORT_STATUS_LINK_MASK);
  601. if (!link->link)
  602. return 0;
  603. link->duplex = !!(data & RTL8366S_PORT_STATUS_DUPLEX_MASK);
  604. link->rx_flow = !!(data & RTL8366S_PORT_STATUS_RXPAUSE_MASK);
  605. link->tx_flow = !!(data & RTL8366S_PORT_STATUS_TXPAUSE_MASK);
  606. link->aneg = !!(data & RTL8366S_PORT_STATUS_AN_MASK);
  607. speed = (data & RTL8366S_PORT_STATUS_SPEED_MASK);
  608. switch (speed) {
  609. case 0:
  610. link->speed = SWITCH_PORT_SPEED_10;
  611. break;
  612. case 1:
  613. link->speed = SWITCH_PORT_SPEED_100;
  614. break;
  615. case 2:
  616. link->speed = SWITCH_PORT_SPEED_1000;
  617. break;
  618. default:
  619. link->speed = SWITCH_PORT_SPEED_UNKNOWN;
  620. break;
  621. }
  622. return 0;
  623. }
  624. static int rtl8366s_sw_set_port_led(struct switch_dev *dev,
  625. const struct switch_attr *attr,
  626. struct switch_val *val)
  627. {
  628. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  629. u32 data;
  630. u32 mask;
  631. u32 reg;
  632. if (val->port_vlan >= RTL8366S_NUM_PORTS ||
  633. (1 << val->port_vlan) == RTL8366S_PORT_UNKNOWN)
  634. return -EINVAL;
  635. if (val->port_vlan == RTL8366S_PORT_NUM_CPU) {
  636. reg = RTL8366S_LED_BLINKRATE_REG;
  637. mask = 0xF << 4;
  638. data = val->value.i << 4;
  639. } else {
  640. reg = RTL8366S_LED_CTRL_REG;
  641. mask = 0xF << (val->port_vlan * 4),
  642. data = val->value.i << (val->port_vlan * 4);
  643. }
  644. return rtl8366_smi_rmwr(smi, reg, mask, data);
  645. }
  646. static int rtl8366s_sw_get_port_led(struct switch_dev *dev,
  647. const struct switch_attr *attr,
  648. struct switch_val *val)
  649. {
  650. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  651. u32 data = 0;
  652. if (val->port_vlan >= RTL8366S_NUM_LEDGROUPS)
  653. return -EINVAL;
  654. rtl8366_smi_read_reg(smi, RTL8366S_LED_CTRL_REG, &data);
  655. val->value.i = (data >> (val->port_vlan * 4)) & 0x000F;
  656. return 0;
  657. }
  658. static int rtl8366s_sw_reset_port_mibs(struct switch_dev *dev,
  659. const struct switch_attr *attr,
  660. struct switch_val *val)
  661. {
  662. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  663. if (val->port_vlan >= RTL8366S_NUM_PORTS)
  664. return -EINVAL;
  665. return rtl8366_smi_rmwr(smi, RTL8366S_MIB_CTRL_REG,
  666. 0, (1 << (val->port_vlan + 3)));
  667. }
  668. static struct switch_attr rtl8366s_globals[] = {
  669. {
  670. .type = SWITCH_TYPE_INT,
  671. .name = "enable_learning",
  672. .description = "Enable learning, enable aging",
  673. .set = rtl8366s_sw_set_learning_enable,
  674. .get = rtl8366s_sw_get_learning_enable,
  675. .max = 1,
  676. }, {
  677. .type = SWITCH_TYPE_INT,
  678. .name = "enable_vlan",
  679. .description = "Enable VLAN mode",
  680. .set = rtl8366_sw_set_vlan_enable,
  681. .get = rtl8366_sw_get_vlan_enable,
  682. .max = 1,
  683. .ofs = 1
  684. }, {
  685. .type = SWITCH_TYPE_INT,
  686. .name = "enable_vlan4k",
  687. .description = "Enable VLAN 4K mode",
  688. .set = rtl8366_sw_set_vlan_enable,
  689. .get = rtl8366_sw_get_vlan_enable,
  690. .max = 1,
  691. .ofs = 2
  692. }, {
  693. .type = SWITCH_TYPE_NOVAL,
  694. .name = "reset_mibs",
  695. .description = "Reset all MIB counters",
  696. .set = rtl8366s_sw_reset_mibs,
  697. }, {
  698. .type = SWITCH_TYPE_INT,
  699. .name = "blinkrate",
  700. .description = "Get/Set LED blinking rate (0 = 43ms, 1 = 84ms,"
  701. " 2 = 120ms, 3 = 170ms, 4 = 340ms, 5 = 670ms)",
  702. .set = rtl8366s_sw_set_blinkrate,
  703. .get = rtl8366s_sw_get_blinkrate,
  704. .max = 5
  705. }, {
  706. .type = SWITCH_TYPE_INT,
  707. .name = "max_length",
  708. .description = "Get/Set the maximum length of valid packets"
  709. " (0 = 1522, 1 = 1536, 2 = 1552, 3 = 16000 (9216?))",
  710. .set = rtl8366s_sw_set_max_length,
  711. .get = rtl8366s_sw_get_max_length,
  712. .max = 3,
  713. },
  714. };
  715. static struct switch_attr rtl8366s_port[] = {
  716. {
  717. .type = SWITCH_TYPE_NOVAL,
  718. .name = "reset_mib",
  719. .description = "Reset single port MIB counters",
  720. .set = rtl8366s_sw_reset_port_mibs,
  721. }, {
  722. .type = SWITCH_TYPE_STRING,
  723. .name = "mib",
  724. .description = "Get MIB counters for port",
  725. .max = 33,
  726. .set = NULL,
  727. .get = rtl8366_sw_get_port_mib,
  728. }, {
  729. .type = SWITCH_TYPE_INT,
  730. .name = "led",
  731. .description = "Get/Set port group (0 - 3) led mode (0 - 15)",
  732. .max = 15,
  733. .set = rtl8366s_sw_set_port_led,
  734. .get = rtl8366s_sw_get_port_led,
  735. },
  736. };
  737. static struct switch_attr rtl8366s_vlan[] = {
  738. {
  739. .type = SWITCH_TYPE_STRING,
  740. .name = "info",
  741. .description = "Get vlan information",
  742. .max = 1,
  743. .set = NULL,
  744. .get = rtl8366_sw_get_vlan_info,
  745. }, {
  746. .type = SWITCH_TYPE_INT,
  747. .name = "fid",
  748. .description = "Get/Set vlan FID",
  749. .max = RTL8366S_FIDMAX,
  750. .set = rtl8366_sw_set_vlan_fid,
  751. .get = rtl8366_sw_get_vlan_fid,
  752. },
  753. };
  754. static const struct switch_dev_ops rtl8366_ops = {
  755. .attr_global = {
  756. .attr = rtl8366s_globals,
  757. .n_attr = ARRAY_SIZE(rtl8366s_globals),
  758. },
  759. .attr_port = {
  760. .attr = rtl8366s_port,
  761. .n_attr = ARRAY_SIZE(rtl8366s_port),
  762. },
  763. .attr_vlan = {
  764. .attr = rtl8366s_vlan,
  765. .n_attr = ARRAY_SIZE(rtl8366s_vlan),
  766. },
  767. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  768. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  769. .get_port_pvid = rtl8366_sw_get_port_pvid,
  770. .set_port_pvid = rtl8366_sw_set_port_pvid,
  771. .reset_switch = rtl8366_sw_reset_switch,
  772. .get_port_link = rtl8366s_sw_get_port_link,
  773. };
  774. static int rtl8366s_switch_init(struct rtl8366_smi *smi)
  775. {
  776. struct switch_dev *dev = &smi->sw_dev;
  777. int err;
  778. dev->name = "RTL8366S";
  779. dev->cpu_port = RTL8366S_PORT_NUM_CPU;
  780. dev->ports = RTL8366S_NUM_PORTS;
  781. dev->vlans = RTL8366S_NUM_VIDS;
  782. dev->ops = &rtl8366_ops;
  783. dev->alias = dev_name(smi->parent);
  784. err = register_switch(dev, NULL);
  785. if (err)
  786. dev_err(smi->parent, "switch registration failed\n");
  787. return err;
  788. }
  789. static void rtl8366s_switch_cleanup(struct rtl8366_smi *smi)
  790. {
  791. unregister_switch(&smi->sw_dev);
  792. }
  793. static int rtl8366s_mii_read(struct mii_bus *bus, int addr, int reg)
  794. {
  795. struct rtl8366_smi *smi = bus->priv;
  796. u32 val = 0;
  797. int err;
  798. err = rtl8366s_read_phy_reg(smi, addr, 0, reg, &val);
  799. if (err)
  800. return 0xffff;
  801. return val;
  802. }
  803. static int rtl8366s_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  804. {
  805. struct rtl8366_smi *smi = bus->priv;
  806. u32 t;
  807. int err;
  808. err = rtl8366s_write_phy_reg(smi, addr, 0, reg, val);
  809. /* flush write */
  810. (void) rtl8366s_read_phy_reg(smi, addr, 0, reg, &t);
  811. return err;
  812. }
  813. static int rtl8366s_detect(struct rtl8366_smi *smi)
  814. {
  815. u32 chip_id = 0;
  816. u32 chip_ver = 0;
  817. int ret;
  818. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_ID_REG, &chip_id);
  819. if (ret) {
  820. dev_err(smi->parent, "unable to read chip id\n");
  821. return ret;
  822. }
  823. switch (chip_id) {
  824. case RTL8366S_CHIP_ID_8366:
  825. break;
  826. default:
  827. dev_err(smi->parent, "unknown chip id (%04x)\n", chip_id);
  828. return -ENODEV;
  829. }
  830. ret = rtl8366_smi_read_reg(smi, RTL8366S_CHIP_VERSION_CTRL_REG,
  831. &chip_ver);
  832. if (ret) {
  833. dev_err(smi->parent, "unable to read chip version\n");
  834. return ret;
  835. }
  836. dev_info(smi->parent, "RTL%04x ver. %u chip found\n",
  837. chip_id, chip_ver & RTL8366S_CHIP_VERSION_MASK);
  838. return 0;
  839. }
  840. static struct rtl8366_smi_ops rtl8366s_smi_ops = {
  841. .detect = rtl8366s_detect,
  842. .reset_chip = rtl8366s_reset_chip,
  843. .setup = rtl8366s_setup,
  844. .mii_read = rtl8366s_mii_read,
  845. .mii_write = rtl8366s_mii_write,
  846. .get_vlan_mc = rtl8366s_get_vlan_mc,
  847. .set_vlan_mc = rtl8366s_set_vlan_mc,
  848. .get_vlan_4k = rtl8366s_get_vlan_4k,
  849. .set_vlan_4k = rtl8366s_set_vlan_4k,
  850. .get_mc_index = rtl8366s_get_mc_index,
  851. .set_mc_index = rtl8366s_set_mc_index,
  852. .get_mib_counter = rtl8366_get_mib_counter,
  853. .is_vlan_valid = rtl8366s_is_vlan_valid,
  854. .enable_vlan = rtl8366s_enable_vlan,
  855. .enable_vlan4k = rtl8366s_enable_vlan4k,
  856. .enable_port = rtl8366s_enable_port,
  857. };
  858. static int __devinit rtl8366s_probe(struct platform_device *pdev)
  859. {
  860. static int rtl8366_smi_version_printed;
  861. struct rtl8366_platform_data *pdata;
  862. struct rtl8366_smi *smi;
  863. int err;
  864. if (!rtl8366_smi_version_printed++)
  865. printk(KERN_NOTICE RTL8366S_DRIVER_DESC
  866. " version " RTL8366S_DRIVER_VER"\n");
  867. smi = rtl8366_smi_probe(pdev);
  868. if (!smi)
  869. return -ENODEV;
  870. smi->clk_delay = 10;
  871. smi->cmd_read = 0xa9;
  872. smi->cmd_write = 0xa8;
  873. smi->ops = &rtl8366s_smi_ops;
  874. smi->cpu_port = RTL8366S_PORT_NUM_CPU;
  875. smi->num_ports = RTL8366S_NUM_PORTS;
  876. smi->num_vlan_mc = RTL8366S_NUM_VLANS;
  877. smi->mib_counters = rtl8366s_mib_counters;
  878. smi->num_mib_counters = ARRAY_SIZE(rtl8366s_mib_counters);
  879. err = rtl8366_smi_init(smi);
  880. if (err)
  881. goto err_free_smi;
  882. platform_set_drvdata(pdev, smi);
  883. err = rtl8366s_switch_init(smi);
  884. if (err)
  885. goto err_clear_drvdata;
  886. return 0;
  887. err_clear_drvdata:
  888. platform_set_drvdata(pdev, NULL);
  889. rtl8366_smi_cleanup(smi);
  890. err_free_smi:
  891. kfree(smi);
  892. err_out:
  893. return err;
  894. }
  895. static int __devexit rtl8366s_remove(struct platform_device *pdev)
  896. {
  897. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  898. if (smi) {
  899. rtl8366s_switch_cleanup(smi);
  900. platform_set_drvdata(pdev, NULL);
  901. rtl8366_smi_cleanup(smi);
  902. kfree(smi);
  903. }
  904. return 0;
  905. }
  906. #ifdef CONFIG_OF
  907. static const struct of_device_id rtl8366s_match[] = {
  908. { .compatible = "rtl8366s" },
  909. {},
  910. };
  911. MODULE_DEVICE_TABLE(of, rtl8366s_match);
  912. #endif
  913. static struct platform_driver rtl8366s_driver = {
  914. .driver = {
  915. .name = RTL8366S_DRIVER_NAME,
  916. .owner = THIS_MODULE,
  917. .of_match_table = of_match_ptr(rtl8366s_match),
  918. },
  919. .probe = rtl8366s_probe,
  920. .remove = __devexit_p(rtl8366s_remove),
  921. };
  922. static int __init rtl8366s_module_init(void)
  923. {
  924. return platform_driver_register(&rtl8366s_driver);
  925. }
  926. module_init(rtl8366s_module_init);
  927. static void __exit rtl8366s_module_exit(void)
  928. {
  929. platform_driver_unregister(&rtl8366s_driver);
  930. }
  931. module_exit(rtl8366s_module_exit);
  932. MODULE_DESCRIPTION(RTL8366S_DRIVER_DESC);
  933. MODULE_VERSION(RTL8366S_DRIVER_VER);
  934. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  935. MODULE_AUTHOR("Antti Seppälä <[email protected]>");
  936. MODULE_LICENSE("GPL v2");
  937. MODULE_ALIAS("platform:" RTL8366S_DRIVER_NAME);