rtl8367.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771
  1. /*
  2. * Platform driver for the Realtek RTL8367R/M ethernet switches
  3. *
  4. * Copyright (C) 2011 Gabor Juhos <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/delay.h>
  15. #include <linux/skbuff.h>
  16. #include <linux/rtl8367.h>
  17. #include "rtl8366_smi.h"
  18. #define RTL8367_RESET_DELAY 1000 /* msecs*/
  19. #define RTL8367_PHY_ADDR_MAX 8
  20. #define RTL8367_PHY_REG_MAX 31
  21. #define RTL8367_VID_MASK 0xffff
  22. #define RTL8367_FID_MASK 0xfff
  23. #define RTL8367_UNTAG_MASK 0xffff
  24. #define RTL8367_MEMBER_MASK 0xffff
  25. #define RTL8367_PORT_CFG_REG(_p) (0x000e + 0x20 * (_p))
  26. #define RTL8367_PORT_CFG_EGRESS_MODE_SHIFT 4
  27. #define RTL8367_PORT_CFG_EGRESS_MODE_MASK 0x3
  28. #define RTL8367_PORT_CFG_EGRESS_MODE_ORIGINAL 0
  29. #define RTL8367_PORT_CFG_EGRESS_MODE_KEEP 1
  30. #define RTL8367_PORT_CFG_EGRESS_MODE_PRI 2
  31. #define RTL8367_PORT_CFG_EGRESS_MODE_REAL 3
  32. #define RTL8367_BYPASS_LINE_RATE_REG 0x03f7
  33. #define RTL8367_TA_CTRL_REG 0x0500
  34. #define RTL8367_TA_CTRL_STATUS BIT(12)
  35. #define RTL8367_TA_CTRL_METHOD BIT(5)
  36. #define RTL8367_TA_CTRL_CMD_SHIFT 4
  37. #define RTL8367_TA_CTRL_CMD_READ 0
  38. #define RTL8367_TA_CTRL_CMD_WRITE 1
  39. #define RTL8367_TA_CTRL_TABLE_SHIFT 0
  40. #define RTL8367_TA_CTRL_TABLE_ACLRULE 1
  41. #define RTL8367_TA_CTRL_TABLE_ACLACT 2
  42. #define RTL8367_TA_CTRL_TABLE_CVLAN 3
  43. #define RTL8367_TA_CTRL_TABLE_L2 4
  44. #define RTL8367_TA_CTRL_CVLAN_READ \
  45. ((RTL8367_TA_CTRL_CMD_READ << RTL8367_TA_CTRL_CMD_SHIFT) | \
  46. RTL8367_TA_CTRL_TABLE_CVLAN)
  47. #define RTL8367_TA_CTRL_CVLAN_WRITE \
  48. ((RTL8367_TA_CTRL_CMD_WRITE << RTL8367_TA_CTRL_CMD_SHIFT) | \
  49. RTL8367_TA_CTRL_TABLE_CVLAN)
  50. #define RTL8367_TA_ADDR_REG 0x0501
  51. #define RTL8367_TA_ADDR_MASK 0x3fff
  52. #define RTL8367_TA_DATA_REG(_x) (0x0503 + (_x))
  53. #define RTL8367_TA_VLAN_DATA_SIZE 4
  54. #define RTL8367_TA_VLAN_VID_MASK RTL8367_VID_MASK
  55. #define RTL8367_TA_VLAN_MEMBER_SHIFT 0
  56. #define RTL8367_TA_VLAN_MEMBER_MASK RTL8367_MEMBER_MASK
  57. #define RTL8367_TA_VLAN_FID_SHIFT 0
  58. #define RTL8367_TA_VLAN_FID_MASK RTL8367_FID_MASK
  59. #define RTL8367_TA_VLAN_UNTAG1_SHIFT 14
  60. #define RTL8367_TA_VLAN_UNTAG1_MASK 0x3
  61. #define RTL8367_TA_VLAN_UNTAG2_SHIFT 0
  62. #define RTL8367_TA_VLAN_UNTAG2_MASK 0x3fff
  63. #define RTL8367_VLAN_PVID_CTRL_REG(_p) (0x0700 + (_p) / 2)
  64. #define RTL8367_VLAN_PVID_CTRL_MASK 0x1f
  65. #define RTL8367_VLAN_PVID_CTRL_SHIFT(_p) (8 * ((_p) % 2))
  66. #define RTL8367_VLAN_MC_BASE(_x) (0x0728 + (_x) * 4)
  67. #define RTL8367_VLAN_MC_DATA_SIZE 4
  68. #define RTL8367_VLAN_MC_MEMBER_SHIFT 0
  69. #define RTL8367_VLAN_MC_MEMBER_MASK RTL8367_MEMBER_MASK
  70. #define RTL8367_VLAN_MC_FID_SHIFT 0
  71. #define RTL8367_VLAN_MC_FID_MASK RTL8367_FID_MASK
  72. #define RTL8367_VLAN_MC_EVID_SHIFT 0
  73. #define RTL8367_VLAN_MC_EVID_MASK RTL8367_VID_MASK
  74. #define RTL8367_VLAN_CTRL_REG 0x07a8
  75. #define RTL8367_VLAN_CTRL_ENABLE BIT(0)
  76. #define RTL8367_VLAN_INGRESS_REG 0x07a9
  77. #define RTL8367_PORT_ISOLATION_REG(_p) (0x08a2 + (_p))
  78. #define RTL8367_MIB_COUNTER_REG(_x) (0x1000 + (_x))
  79. #define RTL8367_MIB_ADDRESS_REG 0x1004
  80. #define RTL8367_MIB_CTRL_REG(_x) (0x1005 + (_x))
  81. #define RTL8367_MIB_CTRL_GLOBAL_RESET_MASK BIT(11)
  82. #define RTL8367_MIB_CTRL_QM_RESET_MASK BIT(10)
  83. #define RTL8367_MIB_CTRL_PORT_RESET_MASK(_p) BIT(2 + (_p))
  84. #define RTL8367_MIB_CTRL_RESET_MASK BIT(1)
  85. #define RTL8367_MIB_CTRL_BUSY_MASK BIT(0)
  86. #define RTL8367_MIB_COUNT 36
  87. #define RTL8367_MIB_COUNTER_PORT_OFFSET 0x0050
  88. #define RTL8367_SWC0_REG 0x1200
  89. #define RTL8367_SWC0_MAX_LENGTH_SHIFT 13
  90. #define RTL8367_SWC0_MAX_LENGTH(_x) ((_x) << 13)
  91. #define RTL8367_SWC0_MAX_LENGTH_MASK RTL8367_SWC0_MAX_LENGTH(0x3)
  92. #define RTL8367_SWC0_MAX_LENGTH_1522 RTL8367_SWC0_MAX_LENGTH(0)
  93. #define RTL8367_SWC0_MAX_LENGTH_1536 RTL8367_SWC0_MAX_LENGTH(1)
  94. #define RTL8367_SWC0_MAX_LENGTH_1552 RTL8367_SWC0_MAX_LENGTH(2)
  95. #define RTL8367_SWC0_MAX_LENGTH_16000 RTL8367_SWC0_MAX_LENGTH(3)
  96. #define RTL8367_CHIP_NUMBER_REG 0x1300
  97. #define RTL8367_CHIP_VER_REG 0x1301
  98. #define RTL8367_CHIP_VER_RLVID_SHIFT 12
  99. #define RTL8367_CHIP_VER_RLVID_MASK 0xf
  100. #define RTL8367_CHIP_VER_MCID_SHIFT 8
  101. #define RTL8367_CHIP_VER_MCID_MASK 0xf
  102. #define RTL8367_CHIP_VER_BOID_SHIFT 4
  103. #define RTL8367_CHIP_VER_BOID_MASK 0xf
  104. #define RTL8367_CHIP_MODE_REG 0x1302
  105. #define RTL8367_CHIP_MODE_MASK 0x7
  106. #define RTL8367_CHIP_DEBUG0_REG 0x1303
  107. #define RTL8367_CHIP_DEBUG0_DUMMY0(_x) BIT(8 + (_x))
  108. #define RTL8367_CHIP_DEBUG1_REG 0x1304
  109. #define RTL8367_DIS_REG 0x1305
  110. #define RTL8367_DIS_SKIP_MII_RXER(_x) BIT(12 + (_x))
  111. #define RTL8367_DIS_RGMII_SHIFT(_x) (4 * (_x))
  112. #define RTL8367_DIS_RGMII_MASK 0x7
  113. #define RTL8367_EXT_RGMXF_REG(_x) (0x1306 + (_x))
  114. #define RTL8367_EXT_RGMXF_DUMMY0_SHIFT 5
  115. #define RTL8367_EXT_RGMXF_DUMMY0_MASK 0x7ff
  116. #define RTL8367_EXT_RGMXF_TXDELAY_SHIFT 3
  117. #define RTL8367_EXT_RGMXF_TXDELAY_MASK 1
  118. #define RTL8367_EXT_RGMXF_RXDELAY_MASK 0x7
  119. #define RTL8367_DI_FORCE_REG(_x) (0x1310 + (_x))
  120. #define RTL8367_DI_FORCE_MODE BIT(12)
  121. #define RTL8367_DI_FORCE_NWAY BIT(7)
  122. #define RTL8367_DI_FORCE_TXPAUSE BIT(6)
  123. #define RTL8367_DI_FORCE_RXPAUSE BIT(5)
  124. #define RTL8367_DI_FORCE_LINK BIT(4)
  125. #define RTL8367_DI_FORCE_DUPLEX BIT(2)
  126. #define RTL8367_DI_FORCE_SPEED_MASK 3
  127. #define RTL8367_DI_FORCE_SPEED_10 0
  128. #define RTL8367_DI_FORCE_SPEED_100 1
  129. #define RTL8367_DI_FORCE_SPEED_1000 2
  130. #define RTL8367_MAC_FORCE_REG(_x) (0x1312 + (_x))
  131. #define RTL8367_CHIP_RESET_REG 0x1322
  132. #define RTL8367_CHIP_RESET_SW BIT(1)
  133. #define RTL8367_CHIP_RESET_HW BIT(0)
  134. #define RTL8367_PORT_STATUS_REG(_p) (0x1352 + (_p))
  135. #define RTL8367_PORT_STATUS_NWAY BIT(7)
  136. #define RTL8367_PORT_STATUS_TXPAUSE BIT(6)
  137. #define RTL8367_PORT_STATUS_RXPAUSE BIT(5)
  138. #define RTL8367_PORT_STATUS_LINK BIT(4)
  139. #define RTL8367_PORT_STATUS_DUPLEX BIT(2)
  140. #define RTL8367_PORT_STATUS_SPEED_MASK 0x0003
  141. #define RTL8367_PORT_STATUS_SPEED_10 0
  142. #define RTL8367_PORT_STATUS_SPEED_100 1
  143. #define RTL8367_PORT_STATUS_SPEED_1000 2
  144. #define RTL8367_RTL_NO_REG 0x13c0
  145. #define RTL8367_RTL_NO_8367R 0x3670
  146. #define RTL8367_RTL_NO_8367M 0x3671
  147. #define RTL8367_RTL_VER_REG 0x13c1
  148. #define RTL8367_RTL_VER_MASK 0xf
  149. #define RTL8367_RTL_MAGIC_ID_REG 0x13c2
  150. #define RTL8367_RTL_MAGIC_ID_VAL 0x0249
  151. #define RTL8367_LED_SYS_CONFIG_REG 0x1b00
  152. #define RTL8367_LED_MODE_REG 0x1b02
  153. #define RTL8367_LED_MODE_RATE_M 0x7
  154. #define RTL8367_LED_MODE_RATE_S 1
  155. #define RTL8367_LED_CONFIG_REG 0x1b03
  156. #define RTL8367_LED_CONFIG_DATA_S 12
  157. #define RTL8367_LED_CONFIG_DATA_M 0x3
  158. #define RTL8367_LED_CONFIG_SEL BIT(14)
  159. #define RTL8367_LED_CONFIG_LED_CFG_M 0xf
  160. #define RTL8367_PARA_LED_IO_EN1_REG 0x1b24
  161. #define RTL8367_PARA_LED_IO_EN2_REG 0x1b25
  162. #define RTL8367_PARA_LED_IO_EN_PMASK 0xff
  163. #define RTL8367_IA_CTRL_REG 0x1f00
  164. #define RTL8367_IA_CTRL_RW(_x) ((_x) << 1)
  165. #define RTL8367_IA_CTRL_RW_READ RTL8367_IA_CTRL_RW(0)
  166. #define RTL8367_IA_CTRL_RW_WRITE RTL8367_IA_CTRL_RW(1)
  167. #define RTL8367_IA_CTRL_CMD_MASK BIT(0)
  168. #define RTL8367_IA_STATUS_REG 0x1f01
  169. #define RTL8367_IA_STATUS_PHY_BUSY BIT(2)
  170. #define RTL8367_IA_STATUS_SDS_BUSY BIT(1)
  171. #define RTL8367_IA_STATUS_MDX_BUSY BIT(0)
  172. #define RTL8367_IA_ADDRESS_REG 0x1f02
  173. #define RTL8367_IA_WRITE_DATA_REG 0x1f03
  174. #define RTL8367_IA_READ_DATA_REG 0x1f04
  175. #define RTL8367_INTERNAL_PHY_REG(_a, _r) (0x2000 + 32 * (_a) + (_r))
  176. #define RTL8367_CPU_PORT_NUM 9
  177. #define RTL8367_NUM_PORTS 10
  178. #define RTL8367_NUM_VLANS 32
  179. #define RTL8367_NUM_LEDGROUPS 4
  180. #define RTL8367_NUM_VIDS 4096
  181. #define RTL8367_PRIORITYMAX 7
  182. #define RTL8367_FIDMAX 7
  183. #define RTL8367_PORT_0 BIT(0)
  184. #define RTL8367_PORT_1 BIT(1)
  185. #define RTL8367_PORT_2 BIT(2)
  186. #define RTL8367_PORT_3 BIT(3)
  187. #define RTL8367_PORT_4 BIT(4)
  188. #define RTL8367_PORT_5 BIT(5)
  189. #define RTL8367_PORT_6 BIT(6)
  190. #define RTL8367_PORT_7 BIT(7)
  191. #define RTL8367_PORT_E1 BIT(8) /* external port 1 */
  192. #define RTL8367_PORT_E0 BIT(9) /* external port 0 */
  193. #define RTL8367_PORTS_ALL \
  194. (RTL8367_PORT_0 | RTL8367_PORT_1 | RTL8367_PORT_2 | \
  195. RTL8367_PORT_3 | RTL8367_PORT_4 | RTL8367_PORT_5 | \
  196. RTL8367_PORT_6 | RTL8367_PORT_7 | RTL8367_PORT_E1 | \
  197. RTL8367_PORT_E0)
  198. #define RTL8367_PORTS_ALL_BUT_CPU \
  199. (RTL8367_PORT_0 | RTL8367_PORT_1 | RTL8367_PORT_2 | \
  200. RTL8367_PORT_3 | RTL8367_PORT_4 | RTL8367_PORT_5 | \
  201. RTL8367_PORT_6 | RTL8367_PORT_7 | RTL8367_PORT_E1)
  202. struct rtl8367_initval {
  203. u16 reg;
  204. u16 val;
  205. };
  206. static struct rtl8366_mib_counter rtl8367_mib_counters[] = {
  207. { 0, 0, 4, "IfInOctets" },
  208. { 0, 4, 2, "Dot3StatsFCSErrors" },
  209. { 0, 6, 2, "Dot3StatsSymbolErrors" },
  210. { 0, 8, 2, "Dot3InPauseFrames" },
  211. { 0, 10, 2, "Dot3ControlInUnknownOpcodes" },
  212. { 0, 12, 2, "EtherStatsFragments" },
  213. { 0, 14, 2, "EtherStatsJabbers" },
  214. { 0, 16, 2, "IfInUcastPkts" },
  215. { 0, 18, 2, "EtherStatsDropEvents" },
  216. { 0, 20, 4, "EtherStatsOctets" },
  217. { 0, 24, 2, "EtherStatsUnderSizePkts" },
  218. { 0, 26, 2, "EtherOversizeStats" },
  219. { 0, 28, 2, "EtherStatsPkts64Octets" },
  220. { 0, 30, 2, "EtherStatsPkts65to127Octets" },
  221. { 0, 32, 2, "EtherStatsPkts128to255Octets" },
  222. { 0, 34, 2, "EtherStatsPkts256to511Octets" },
  223. { 0, 36, 2, "EtherStatsPkts512to1023Octets" },
  224. { 0, 38, 2, "EtherStatsPkts1024to1518Octets" },
  225. { 0, 40, 2, "EtherStatsMulticastPkts" },
  226. { 0, 42, 2, "EtherStatsBroadcastPkts" },
  227. { 0, 44, 4, "IfOutOctets" },
  228. { 0, 48, 2, "Dot3StatsSingleCollisionFrames" },
  229. { 0, 50, 2, "Dot3StatMultipleCollisionFrames" },
  230. { 0, 52, 2, "Dot3sDeferredTransmissions" },
  231. { 0, 54, 2, "Dot3StatsLateCollisions" },
  232. { 0, 56, 2, "EtherStatsCollisions" },
  233. { 0, 58, 2, "Dot3StatsExcessiveCollisions" },
  234. { 0, 60, 2, "Dot3OutPauseFrames" },
  235. { 0, 62, 2, "Dot1dBasePortDelayExceededDiscards" },
  236. { 0, 64, 2, "Dot1dTpPortInDiscards" },
  237. { 0, 66, 2, "IfOutUcastPkts" },
  238. { 0, 68, 2, "IfOutMulticastPkts" },
  239. { 0, 70, 2, "IfOutBroadcastPkts" },
  240. { 0, 72, 2, "OutOampduPkts" },
  241. { 0, 74, 2, "InOampduPkts" },
  242. { 0, 76, 2, "PktgenPkts" },
  243. };
  244. #define REG_RD(_smi, _reg, _val) \
  245. do { \
  246. err = rtl8366_smi_read_reg(_smi, _reg, _val); \
  247. if (err) \
  248. return err; \
  249. } while (0)
  250. #define REG_WR(_smi, _reg, _val) \
  251. do { \
  252. err = rtl8366_smi_write_reg(_smi, _reg, _val); \
  253. if (err) \
  254. return err; \
  255. } while (0)
  256. #define REG_RMW(_smi, _reg, _mask, _val) \
  257. do { \
  258. err = rtl8366_smi_rmwr(_smi, _reg, _mask, _val); \
  259. if (err) \
  260. return err; \
  261. } while (0)
  262. static const struct rtl8367_initval rtl8367_initvals_0_0[] = {
  263. {0x133f, 0x0030}, {0x133e, 0x000e}, {0x221f, 0x0000}, {0x2215, 0x1006},
  264. {0x221f, 0x0005}, {0x2200, 0x00c6}, {0x221f, 0x0007}, {0x221e, 0x0048},
  265. {0x2215, 0x6412}, {0x2216, 0x6412}, {0x2217, 0x6412}, {0x2218, 0x6412},
  266. {0x2219, 0x6412}, {0x221A, 0x6412}, {0x221f, 0x0001}, {0x220c, 0xdbf0},
  267. {0x2209, 0x2576}, {0x2207, 0x287E}, {0x220A, 0x68E5}, {0x221D, 0x3DA4},
  268. {0x221C, 0xE7F7}, {0x2214, 0x7F52}, {0x2218, 0x7FCE}, {0x2208, 0x04B7},
  269. {0x2206, 0x4072}, {0x2210, 0xF05E}, {0x221B, 0xB414}, {0x221F, 0x0003},
  270. {0x221A, 0x06A6}, {0x2210, 0xF05E}, {0x2213, 0x06EB}, {0x2212, 0xF4D2},
  271. {0x220E, 0xE120}, {0x2200, 0x7C00}, {0x2202, 0x5FD0}, {0x220D, 0x0207},
  272. {0x221f, 0x0002}, {0x2205, 0x0978}, {0x2202, 0x8C01}, {0x2207, 0x3620},
  273. {0x221C, 0x0001}, {0x2203, 0x0420}, {0x2204, 0x80C8}, {0x133e, 0x0ede},
  274. {0x221f, 0x0002}, {0x220c, 0x0073}, {0x220d, 0xEB65}, {0x220e, 0x51d1},
  275. {0x220f, 0x5dcb}, {0x2210, 0x3044}, {0x2211, 0x1800}, {0x2212, 0x7E00},
  276. {0x2213, 0x0000}, {0x133f, 0x0010}, {0x133e, 0x0ffe}, {0x207f, 0x0002},
  277. {0x2074, 0x3D22}, {0x2075, 0x2000}, {0x2076, 0x6040}, {0x2077, 0x0000},
  278. {0x2078, 0x0f0a}, {0x2079, 0x50AB}, {0x207a, 0x0000}, {0x207b, 0x0f0f},
  279. {0x205f, 0x0002}, {0x2054, 0xFF00}, {0x2055, 0x000A}, {0x2056, 0x000A},
  280. {0x2057, 0x0005}, {0x2058, 0x0005}, {0x2059, 0x0000}, {0x205A, 0x0005},
  281. {0x205B, 0x0005}, {0x205C, 0x0005}, {0x209f, 0x0002}, {0x2094, 0x00AA},
  282. {0x2095, 0x00AA}, {0x2096, 0x00AA}, {0x2097, 0x00AA}, {0x2098, 0x0055},
  283. {0x2099, 0x00AA}, {0x209A, 0x00AA}, {0x209B, 0x00AA}, {0x1363, 0x8354},
  284. {0x1270, 0x3333}, {0x1271, 0x3333}, {0x1272, 0x3333}, {0x1330, 0x00DB},
  285. {0x1203, 0xff00}, {0x1200, 0x7fc4}, {0x121d, 0x1006}, {0x121e, 0x03e8},
  286. {0x121f, 0x02b3}, {0x1220, 0x028f}, {0x1221, 0x029b}, {0x1222, 0x0277},
  287. {0x1223, 0x02b3}, {0x1224, 0x028f}, {0x1225, 0x029b}, {0x1226, 0x0277},
  288. {0x1227, 0x00c0}, {0x1228, 0x00b4}, {0x122f, 0x00c0}, {0x1230, 0x00b4},
  289. {0x1229, 0x0020}, {0x122a, 0x000c}, {0x1231, 0x0030}, {0x1232, 0x0024},
  290. {0x0219, 0x0032}, {0x0200, 0x03e8}, {0x0201, 0x03e8}, {0x0202, 0x03e8},
  291. {0x0203, 0x03e8}, {0x0204, 0x03e8}, {0x0205, 0x03e8}, {0x0206, 0x03e8},
  292. {0x0207, 0x03e8}, {0x0218, 0x0032}, {0x0208, 0x029b}, {0x0209, 0x029b},
  293. {0x020a, 0x029b}, {0x020b, 0x029b}, {0x020c, 0x029b}, {0x020d, 0x029b},
  294. {0x020e, 0x029b}, {0x020f, 0x029b}, {0x0210, 0x029b}, {0x0211, 0x029b},
  295. {0x0212, 0x029b}, {0x0213, 0x029b}, {0x0214, 0x029b}, {0x0215, 0x029b},
  296. {0x0216, 0x029b}, {0x0217, 0x029b}, {0x0900, 0x0000}, {0x0901, 0x0000},
  297. {0x0902, 0x0000}, {0x0903, 0x0000}, {0x0865, 0x3210}, {0x087b, 0x0000},
  298. {0x087c, 0xff00}, {0x087d, 0x0000}, {0x087e, 0x0000}, {0x0801, 0x0100},
  299. {0x0802, 0x0100}, {0x1700, 0x014C}, {0x0301, 0x00FF}, {0x12AA, 0x0096},
  300. {0x133f, 0x0030}, {0x133e, 0x000e}, {0x221f, 0x0005}, {0x2200, 0x00C4},
  301. {0x221f, 0x0000}, {0x2210, 0x05EF}, {0x2204, 0x05E1}, {0x2200, 0x1340},
  302. {0x133f, 0x0010}, {0x20A0, 0x1940}, {0x20C0, 0x1940}, {0x20E0, 0x1940},
  303. };
  304. static const struct rtl8367_initval rtl8367_initvals_0_1[] = {
  305. {0x133f, 0x0030}, {0x133e, 0x000e}, {0x221f, 0x0000}, {0x2215, 0x1006},
  306. {0x221f, 0x0005}, {0x2200, 0x00c6}, {0x221f, 0x0007}, {0x221e, 0x0048},
  307. {0x2215, 0x6412}, {0x2216, 0x6412}, {0x2217, 0x6412}, {0x2218, 0x6412},
  308. {0x2219, 0x6412}, {0x221A, 0x6412}, {0x221f, 0x0001}, {0x220c, 0xdbf0},
  309. {0x2209, 0x2576}, {0x2207, 0x287E}, {0x220A, 0x68E5}, {0x221D, 0x3DA4},
  310. {0x221C, 0xE7F7}, {0x2214, 0x7F52}, {0x2218, 0x7FCE}, {0x2208, 0x04B7},
  311. {0x2206, 0x4072}, {0x2210, 0xF05E}, {0x221B, 0xB414}, {0x221F, 0x0003},
  312. {0x221A, 0x06A6}, {0x2210, 0xF05E}, {0x2213, 0x06EB}, {0x2212, 0xF4D2},
  313. {0x220E, 0xE120}, {0x2200, 0x7C00}, {0x2202, 0x5FD0}, {0x220D, 0x0207},
  314. {0x221f, 0x0002}, {0x2205, 0x0978}, {0x2202, 0x8C01}, {0x2207, 0x3620},
  315. {0x221C, 0x0001}, {0x2203, 0x0420}, {0x2204, 0x80C8}, {0x133e, 0x0ede},
  316. {0x221f, 0x0002}, {0x220c, 0x0073}, {0x220d, 0xEB65}, {0x220e, 0x51d1},
  317. {0x220f, 0x5dcb}, {0x2210, 0x3044}, {0x2211, 0x1800}, {0x2212, 0x7E00},
  318. {0x2213, 0x0000}, {0x133f, 0x0010}, {0x133e, 0x0ffe}, {0x207f, 0x0002},
  319. {0x2074, 0x3D22}, {0x2075, 0x2000}, {0x2076, 0x6040}, {0x2077, 0x0000},
  320. {0x2078, 0x0f0a}, {0x2079, 0x50AB}, {0x207a, 0x0000}, {0x207b, 0x0f0f},
  321. {0x205f, 0x0002}, {0x2054, 0xFF00}, {0x2055, 0x000A}, {0x2056, 0x000A},
  322. {0x2057, 0x0005}, {0x2058, 0x0005}, {0x2059, 0x0000}, {0x205A, 0x0005},
  323. {0x205B, 0x0005}, {0x205C, 0x0005}, {0x209f, 0x0002}, {0x2094, 0x00AA},
  324. {0x2095, 0x00AA}, {0x2096, 0x00AA}, {0x2097, 0x00AA}, {0x2098, 0x0055},
  325. {0x2099, 0x00AA}, {0x209A, 0x00AA}, {0x209B, 0x00AA}, {0x1363, 0x8354},
  326. {0x1270, 0x3333}, {0x1271, 0x3333}, {0x1272, 0x3333}, {0x1330, 0x00DB},
  327. {0x1203, 0xff00}, {0x1200, 0x7fc4}, {0x121d, 0x1b06}, {0x121e, 0x07f0},
  328. {0x121f, 0x0438}, {0x1220, 0x040f}, {0x1221, 0x040f}, {0x1222, 0x03eb},
  329. {0x1223, 0x0438}, {0x1224, 0x040f}, {0x1225, 0x040f}, {0x1226, 0x03eb},
  330. {0x1227, 0x0144}, {0x1228, 0x0138}, {0x122f, 0x0144}, {0x1230, 0x0138},
  331. {0x1229, 0x0020}, {0x122a, 0x000c}, {0x1231, 0x0030}, {0x1232, 0x0024},
  332. {0x0219, 0x0032}, {0x0200, 0x07d0}, {0x0201, 0x07d0}, {0x0202, 0x07d0},
  333. {0x0203, 0x07d0}, {0x0204, 0x07d0}, {0x0205, 0x07d0}, {0x0206, 0x07d0},
  334. {0x0207, 0x07d0}, {0x0218, 0x0032}, {0x0208, 0x0190}, {0x0209, 0x0190},
  335. {0x020a, 0x0190}, {0x020b, 0x0190}, {0x020c, 0x0190}, {0x020d, 0x0190},
  336. {0x020e, 0x0190}, {0x020f, 0x0190}, {0x0210, 0x0190}, {0x0211, 0x0190},
  337. {0x0212, 0x0190}, {0x0213, 0x0190}, {0x0214, 0x0190}, {0x0215, 0x0190},
  338. {0x0216, 0x0190}, {0x0217, 0x0190}, {0x0900, 0x0000}, {0x0901, 0x0000},
  339. {0x0902, 0x0000}, {0x0903, 0x0000}, {0x0865, 0x3210}, {0x087b, 0x0000},
  340. {0x087c, 0xff00}, {0x087d, 0x0000}, {0x087e, 0x0000}, {0x0801, 0x0100},
  341. {0x0802, 0x0100}, {0x1700, 0x0125}, {0x0301, 0x00FF}, {0x12AA, 0x0096},
  342. {0x133f, 0x0030}, {0x133e, 0x000e}, {0x221f, 0x0005}, {0x2200, 0x00C4},
  343. {0x221f, 0x0000}, {0x2210, 0x05EF}, {0x2204, 0x05E1}, {0x2200, 0x1340},
  344. {0x133f, 0x0010},
  345. };
  346. static const struct rtl8367_initval rtl8367_initvals_1_0[] = {
  347. {0x1B24, 0x0000}, {0x1B25, 0x0000}, {0x1B26, 0x0000}, {0x1B27, 0x0000},
  348. {0x207F, 0x0002}, {0x2079, 0x0200}, {0x207F, 0x0000}, {0x133F, 0x0030},
  349. {0x133E, 0x000E}, {0x221F, 0x0005}, {0x2201, 0x0700}, {0x2205, 0x8B82},
  350. {0x2206, 0x05CB}, {0x221F, 0x0002}, {0x2204, 0x80C2}, {0x2205, 0x0938},
  351. {0x221F, 0x0003}, {0x2212, 0xC4D2}, {0x220D, 0x0207}, {0x221F, 0x0001},
  352. {0x2207, 0x267E}, {0x221C, 0xE5F7}, {0x221B, 0x0424}, {0x221F, 0x0007},
  353. {0x221E, 0x0040}, {0x2218, 0x0000}, {0x221F, 0x0007}, {0x221E, 0x002C},
  354. {0x2218, 0x008B}, {0x221F, 0x0005}, {0x2205, 0xFFF6}, {0x2206, 0x0080},
  355. {0x2205, 0x8000}, {0x2206, 0xF8E0}, {0x2206, 0xE000}, {0x2206, 0xE1E0},
  356. {0x2206, 0x01AC}, {0x2206, 0x2408}, {0x2206, 0xE08B}, {0x2206, 0x84F7},
  357. {0x2206, 0x20E4}, {0x2206, 0x8B84}, {0x2206, 0xFC05}, {0x2206, 0xF8FA},
  358. {0x2206, 0xEF69}, {0x2206, 0xE08B}, {0x2206, 0x86AC}, {0x2206, 0x201A},
  359. {0x2206, 0xBF80}, {0x2206, 0x59D0}, {0x2206, 0x2402}, {0x2206, 0x803D},
  360. {0x2206, 0xE0E0}, {0x2206, 0xE4E1}, {0x2206, 0xE0E5}, {0x2206, 0x5806},
  361. {0x2206, 0x68C0}, {0x2206, 0xD1D2}, {0x2206, 0xE4E0}, {0x2206, 0xE4E5},
  362. {0x2206, 0xE0E5}, {0x2206, 0xEF96}, {0x2206, 0xFEFC}, {0x2206, 0x05FB},
  363. {0x2206, 0x0BFB}, {0x2206, 0x58FF}, {0x2206, 0x9E11}, {0x2206, 0x06F0},
  364. {0x2206, 0x0C81}, {0x2206, 0x8AE0}, {0x2206, 0x0019}, {0x2206, 0x1B89},
  365. {0x2206, 0xCFEB}, {0x2206, 0x19EB}, {0x2206, 0x19B0}, {0x2206, 0xEFFF},
  366. {0x2206, 0x0BFF}, {0x2206, 0x0425}, {0x2206, 0x0807}, {0x2206, 0x2640},
  367. {0x2206, 0x7227}, {0x2206, 0x267E}, {0x2206, 0x2804}, {0x2206, 0xB729},
  368. {0x2206, 0x2576}, {0x2206, 0x2A68}, {0x2206, 0xE52B}, {0x2206, 0xAD00},
  369. {0x2206, 0x2CDB}, {0x2206, 0xF02D}, {0x2206, 0x67BB}, {0x2206, 0x2E7B},
  370. {0x2206, 0x0F2F}, {0x2206, 0x7365}, {0x2206, 0x31AC}, {0x2206, 0xCC32},
  371. {0x2206, 0x2300}, {0x2206, 0x332D}, {0x2206, 0x1734}, {0x2206, 0x7F52},
  372. {0x2206, 0x3510}, {0x2206, 0x0036}, {0x2206, 0x0600}, {0x2206, 0x370C},
  373. {0x2206, 0xC038}, {0x2206, 0x7FCE}, {0x2206, 0x3CE5}, {0x2206, 0xF73D},
  374. {0x2206, 0x3DA4}, {0x2206, 0x6530}, {0x2206, 0x3E67}, {0x2206, 0x0053},
  375. {0x2206, 0x69D2}, {0x2206, 0x0F6A}, {0x2206, 0x012C}, {0x2206, 0x6C2B},
  376. {0x2206, 0x136E}, {0x2206, 0xE100}, {0x2206, 0x6F12}, {0x2206, 0xF771},
  377. {0x2206, 0x006B}, {0x2206, 0x7306}, {0x2206, 0xEB74}, {0x2206, 0x94C7},
  378. {0x2206, 0x7698}, {0x2206, 0x0A77}, {0x2206, 0x5000}, {0x2206, 0x788A},
  379. {0x2206, 0x1579}, {0x2206, 0x7F6F}, {0x2206, 0x7A06}, {0x2206, 0xA600},
  380. {0x2205, 0x8B90}, {0x2206, 0x8000}, {0x2205, 0x8B92}, {0x2206, 0x8000},
  381. {0x2205, 0x8B94}, {0x2206, 0x8014}, {0x2208, 0xFFFA}, {0x2202, 0x3C65},
  382. {0x2205, 0xFFF6}, {0x2206, 0x00F7}, {0x221F, 0x0000}, {0x221F, 0x0007},
  383. {0x221E, 0x0042}, {0x2218, 0x0000}, {0x221E, 0x002D}, {0x2218, 0xF010},
  384. {0x221E, 0x0020}, {0x2215, 0x0000}, {0x221E, 0x0023}, {0x2216, 0x8000},
  385. {0x221F, 0x0000}, {0x133F, 0x0010}, {0x133E, 0x0FFE}, {0x1362, 0x0115},
  386. {0x1363, 0x0002}, {0x1363, 0x0000}, {0x1306, 0x000C}, {0x1307, 0x000C},
  387. {0x1303, 0x0067}, {0x1304, 0x4444}, {0x1203, 0xFF00}, {0x1200, 0x7FC4},
  388. {0x121D, 0x7D16}, {0x121E, 0x03E8}, {0x121F, 0x024E}, {0x1220, 0x0230},
  389. {0x1221, 0x0244}, {0x1222, 0x0226}, {0x1223, 0x024E}, {0x1224, 0x0230},
  390. {0x1225, 0x0244}, {0x1226, 0x0226}, {0x1227, 0x00C0}, {0x1228, 0x00B4},
  391. {0x122F, 0x00C0}, {0x1230, 0x00B4}, {0x0208, 0x03E8}, {0x0209, 0x03E8},
  392. {0x020A, 0x03E8}, {0x020B, 0x03E8}, {0x020C, 0x03E8}, {0x020D, 0x03E8},
  393. {0x020E, 0x03E8}, {0x020F, 0x03E8}, {0x0210, 0x03E8}, {0x0211, 0x03E8},
  394. {0x0212, 0x03E8}, {0x0213, 0x03E8}, {0x0214, 0x03E8}, {0x0215, 0x03E8},
  395. {0x0216, 0x03E8}, {0x0217, 0x03E8}, {0x0900, 0x0000}, {0x0901, 0x0000},
  396. {0x0902, 0x0000}, {0x0903, 0x0000}, {0x0865, 0x3210}, {0x087B, 0x0000},
  397. {0x087C, 0xFF00}, {0x087D, 0x0000}, {0x087E, 0x0000}, {0x0801, 0x0100},
  398. {0x0802, 0x0100}, {0x0A20, 0x2040}, {0x0A21, 0x2040}, {0x0A22, 0x2040},
  399. {0x0A23, 0x2040}, {0x0A24, 0x2040}, {0x0A28, 0x2040}, {0x0A29, 0x2040},
  400. {0x133F, 0x0030}, {0x133E, 0x000E}, {0x221F, 0x0000}, {0x2200, 0x1340},
  401. {0x221F, 0x0000}, {0x133F, 0x0010}, {0x133E, 0x0FFE}, {0x20A0, 0x1940},
  402. {0x20C0, 0x1940}, {0x20E0, 0x1940}, {0x130c, 0x0050},
  403. };
  404. static const struct rtl8367_initval rtl8367_initvals_1_1[] = {
  405. {0x1B24, 0x0000}, {0x1B25, 0x0000}, {0x1B26, 0x0000}, {0x1B27, 0x0000},
  406. {0x207F, 0x0002}, {0x2079, 0x0200}, {0x207F, 0x0000}, {0x133F, 0x0030},
  407. {0x133E, 0x000E}, {0x221F, 0x0005}, {0x2201, 0x0700}, {0x2205, 0x8B82},
  408. {0x2206, 0x05CB}, {0x221F, 0x0002}, {0x2204, 0x80C2}, {0x2205, 0x0938},
  409. {0x221F, 0x0003}, {0x2212, 0xC4D2}, {0x220D, 0x0207}, {0x221F, 0x0001},
  410. {0x2207, 0x267E}, {0x221C, 0xE5F7}, {0x221B, 0x0424}, {0x221F, 0x0007},
  411. {0x221E, 0x0040}, {0x2218, 0x0000}, {0x221F, 0x0007}, {0x221E, 0x002C},
  412. {0x2218, 0x008B}, {0x221F, 0x0005}, {0x2205, 0xFFF6}, {0x2206, 0x0080},
  413. {0x2205, 0x8000}, {0x2206, 0xF8E0}, {0x2206, 0xE000}, {0x2206, 0xE1E0},
  414. {0x2206, 0x01AC}, {0x2206, 0x2408}, {0x2206, 0xE08B}, {0x2206, 0x84F7},
  415. {0x2206, 0x20E4}, {0x2206, 0x8B84}, {0x2206, 0xFC05}, {0x2206, 0xF8FA},
  416. {0x2206, 0xEF69}, {0x2206, 0xE08B}, {0x2206, 0x86AC}, {0x2206, 0x201A},
  417. {0x2206, 0xBF80}, {0x2206, 0x59D0}, {0x2206, 0x2402}, {0x2206, 0x803D},
  418. {0x2206, 0xE0E0}, {0x2206, 0xE4E1}, {0x2206, 0xE0E5}, {0x2206, 0x5806},
  419. {0x2206, 0x68C0}, {0x2206, 0xD1D2}, {0x2206, 0xE4E0}, {0x2206, 0xE4E5},
  420. {0x2206, 0xE0E5}, {0x2206, 0xEF96}, {0x2206, 0xFEFC}, {0x2206, 0x05FB},
  421. {0x2206, 0x0BFB}, {0x2206, 0x58FF}, {0x2206, 0x9E11}, {0x2206, 0x06F0},
  422. {0x2206, 0x0C81}, {0x2206, 0x8AE0}, {0x2206, 0x0019}, {0x2206, 0x1B89},
  423. {0x2206, 0xCFEB}, {0x2206, 0x19EB}, {0x2206, 0x19B0}, {0x2206, 0xEFFF},
  424. {0x2206, 0x0BFF}, {0x2206, 0x0425}, {0x2206, 0x0807}, {0x2206, 0x2640},
  425. {0x2206, 0x7227}, {0x2206, 0x267E}, {0x2206, 0x2804}, {0x2206, 0xB729},
  426. {0x2206, 0x2576}, {0x2206, 0x2A68}, {0x2206, 0xE52B}, {0x2206, 0xAD00},
  427. {0x2206, 0x2CDB}, {0x2206, 0xF02D}, {0x2206, 0x67BB}, {0x2206, 0x2E7B},
  428. {0x2206, 0x0F2F}, {0x2206, 0x7365}, {0x2206, 0x31AC}, {0x2206, 0xCC32},
  429. {0x2206, 0x2300}, {0x2206, 0x332D}, {0x2206, 0x1734}, {0x2206, 0x7F52},
  430. {0x2206, 0x3510}, {0x2206, 0x0036}, {0x2206, 0x0600}, {0x2206, 0x370C},
  431. {0x2206, 0xC038}, {0x2206, 0x7FCE}, {0x2206, 0x3CE5}, {0x2206, 0xF73D},
  432. {0x2206, 0x3DA4}, {0x2206, 0x6530}, {0x2206, 0x3E67}, {0x2206, 0x0053},
  433. {0x2206, 0x69D2}, {0x2206, 0x0F6A}, {0x2206, 0x012C}, {0x2206, 0x6C2B},
  434. {0x2206, 0x136E}, {0x2206, 0xE100}, {0x2206, 0x6F12}, {0x2206, 0xF771},
  435. {0x2206, 0x006B}, {0x2206, 0x7306}, {0x2206, 0xEB74}, {0x2206, 0x94C7},
  436. {0x2206, 0x7698}, {0x2206, 0x0A77}, {0x2206, 0x5000}, {0x2206, 0x788A},
  437. {0x2206, 0x1579}, {0x2206, 0x7F6F}, {0x2206, 0x7A06}, {0x2206, 0xA600},
  438. {0x2205, 0x8B90}, {0x2206, 0x8000}, {0x2205, 0x8B92}, {0x2206, 0x8000},
  439. {0x2205, 0x8B94}, {0x2206, 0x8014}, {0x2208, 0xFFFA}, {0x2202, 0x3C65},
  440. {0x2205, 0xFFF6}, {0x2206, 0x00F7}, {0x221F, 0x0000}, {0x221F, 0x0007},
  441. {0x221E, 0x0042}, {0x2218, 0x0000}, {0x221E, 0x002D}, {0x2218, 0xF010},
  442. {0x221E, 0x0020}, {0x2215, 0x0000}, {0x221E, 0x0023}, {0x2216, 0x8000},
  443. {0x221F, 0x0000}, {0x133F, 0x0010}, {0x133E, 0x0FFE}, {0x1362, 0x0115},
  444. {0x1363, 0x0002}, {0x1363, 0x0000}, {0x1306, 0x000C}, {0x1307, 0x000C},
  445. {0x1303, 0x0067}, {0x1304, 0x4444}, {0x1203, 0xFF00}, {0x1200, 0x7FC4},
  446. {0x0900, 0x0000}, {0x0901, 0x0000}, {0x0902, 0x0000}, {0x0903, 0x0000},
  447. {0x0865, 0x3210}, {0x087B, 0x0000}, {0x087C, 0xFF00}, {0x087D, 0x0000},
  448. {0x087E, 0x0000}, {0x0801, 0x0100}, {0x0802, 0x0100}, {0x0A20, 0x2040},
  449. {0x0A21, 0x2040}, {0x0A22, 0x2040}, {0x0A23, 0x2040}, {0x0A24, 0x2040},
  450. {0x0A25, 0x2040}, {0x0A26, 0x2040}, {0x0A27, 0x2040}, {0x0A28, 0x2040},
  451. {0x0A29, 0x2040}, {0x133F, 0x0030}, {0x133E, 0x000E}, {0x221F, 0x0000},
  452. {0x2200, 0x1340}, {0x221F, 0x0000}, {0x133F, 0x0010}, {0x133E, 0x0FFE},
  453. {0x1B03, 0x0876},
  454. };
  455. static const struct rtl8367_initval rtl8367_initvals_2_0[] = {
  456. {0x1b24, 0x0000}, {0x1b25, 0x0000}, {0x1b26, 0x0000}, {0x1b27, 0x0000},
  457. {0x133f, 0x0030}, {0x133e, 0x000e}, {0x221f, 0x0007}, {0x221e, 0x0048},
  458. {0x2219, 0x4012}, {0x221f, 0x0003}, {0x2201, 0x3554}, {0x2202, 0x63e8},
  459. {0x2203, 0x99c2}, {0x2204, 0x0113}, {0x2205, 0x303e}, {0x220d, 0x0207},
  460. {0x220e, 0xe100}, {0x221f, 0x0007}, {0x221e, 0x0040}, {0x2218, 0x0000},
  461. {0x221f, 0x0007}, {0x221e, 0x002c}, {0x2218, 0x008b}, {0x221f, 0x0005},
  462. {0x2205, 0xfff6}, {0x2206, 0x0080}, {0x221f, 0x0005}, {0x2205, 0x8000},
  463. {0x2206, 0x0280}, {0x2206, 0x2bf7}, {0x2206, 0x00e0}, {0x2206, 0xfff7},
  464. {0x2206, 0xa080}, {0x2206, 0x02ae}, {0x2206, 0xf602}, {0x2206, 0x804e},
  465. {0x2206, 0x0201}, {0x2206, 0x5002}, {0x2206, 0x0163}, {0x2206, 0x0201},
  466. {0x2206, 0x79e0}, {0x2206, 0x8b8c}, {0x2206, 0xe18b}, {0x2206, 0x8d1e},
  467. {0x2206, 0x01e1}, {0x2206, 0x8b8e}, {0x2206, 0x1e01}, {0x2206, 0xa000},
  468. {0x2206, 0xe4ae}, {0x2206, 0xd8bf}, {0x2206, 0x8b88}, {0x2206, 0xec00},
  469. {0x2206, 0x19a9}, {0x2206, 0x8b90}, {0x2206, 0xf9ee}, {0x2206, 0xfff6},
  470. {0x2206, 0x00ee}, {0x2206, 0xfff7}, {0x2206, 0xfce0}, {0x2206, 0xe140},
  471. {0x2206, 0xe1e1}, {0x2206, 0x41f7}, {0x2206, 0x2ff6}, {0x2206, 0x28e4},
  472. {0x2206, 0xe140}, {0x2206, 0xe5e1}, {0x2206, 0x4104}, {0x2206, 0xf8fa},
  473. {0x2206, 0xef69}, {0x2206, 0xe08b}, {0x2206, 0x86ac}, {0x2206, 0x201a},
  474. {0x2206, 0xbf80}, {0x2206, 0x77d0}, {0x2206, 0x6c02}, {0x2206, 0x2978},
  475. {0x2206, 0xe0e0}, {0x2206, 0xe4e1}, {0x2206, 0xe0e5}, {0x2206, 0x5806},
  476. {0x2206, 0x68c0}, {0x2206, 0xd1d2}, {0x2206, 0xe4e0}, {0x2206, 0xe4e5},
  477. {0x2206, 0xe0e5}, {0x2206, 0xef96}, {0x2206, 0xfefc}, {0x2206, 0x0425},
  478. {0x2206, 0x0807}, {0x2206, 0x2640}, {0x2206, 0x7227}, {0x2206, 0x267e},
  479. {0x2206, 0x2804}, {0x2206, 0xb729}, {0x2206, 0x2576}, {0x2206, 0x2a68},
  480. {0x2206, 0xe52b}, {0x2206, 0xad00}, {0x2206, 0x2cdb}, {0x2206, 0xf02d},
  481. {0x2206, 0x67bb}, {0x2206, 0x2e7b}, {0x2206, 0x0f2f}, {0x2206, 0x7365},
  482. {0x2206, 0x31ac}, {0x2206, 0xcc32}, {0x2206, 0x2300}, {0x2206, 0x332d},
  483. {0x2206, 0x1734}, {0x2206, 0x7f52}, {0x2206, 0x3510}, {0x2206, 0x0036},
  484. {0x2206, 0x0600}, {0x2206, 0x370c}, {0x2206, 0xc038}, {0x2206, 0x7fce},
  485. {0x2206, 0x3ce5}, {0x2206, 0xf73d}, {0x2206, 0x3da4}, {0x2206, 0x6530},
  486. {0x2206, 0x3e67}, {0x2206, 0x0053}, {0x2206, 0x69d2}, {0x2206, 0x0f6a},
  487. {0x2206, 0x012c}, {0x2206, 0x6c2b}, {0x2206, 0x136e}, {0x2206, 0xe100},
  488. {0x2206, 0x6f12}, {0x2206, 0xf771}, {0x2206, 0x006b}, {0x2206, 0x7306},
  489. {0x2206, 0xeb74}, {0x2206, 0x94c7}, {0x2206, 0x7698}, {0x2206, 0x0a77},
  490. {0x2206, 0x5000}, {0x2206, 0x788a}, {0x2206, 0x1579}, {0x2206, 0x7f6f},
  491. {0x2206, 0x7a06}, {0x2206, 0xa600}, {0x2201, 0x0701}, {0x2200, 0x0405},
  492. {0x221f, 0x0000}, {0x2200, 0x1340}, {0x221f, 0x0000}, {0x133f, 0x0010},
  493. {0x133e, 0x0ffe}, {0x1203, 0xff00}, {0x1200, 0x7fc4}, {0x121d, 0x7D16},
  494. {0x121e, 0x03e8}, {0x121f, 0x024e}, {0x1220, 0x0230}, {0x1221, 0x0244},
  495. {0x1222, 0x0226}, {0x1223, 0x024e}, {0x1224, 0x0230}, {0x1225, 0x0244},
  496. {0x1226, 0x0226}, {0x1227, 0x00c0}, {0x1228, 0x00b4}, {0x122f, 0x00c0},
  497. {0x1230, 0x00b4}, {0x0208, 0x03e8}, {0x0209, 0x03e8}, {0x020a, 0x03e8},
  498. {0x020b, 0x03e8}, {0x020c, 0x03e8}, {0x020d, 0x03e8}, {0x020e, 0x03e8},
  499. {0x020f, 0x03e8}, {0x0210, 0x03e8}, {0x0211, 0x03e8}, {0x0212, 0x03e8},
  500. {0x0213, 0x03e8}, {0x0214, 0x03e8}, {0x0215, 0x03e8}, {0x0216, 0x03e8},
  501. {0x0217, 0x03e8}, {0x0900, 0x0000}, {0x0901, 0x0000}, {0x0902, 0x0000},
  502. {0x0903, 0x0000}, {0x0865, 0x3210}, {0x087b, 0x0000}, {0x087c, 0xff00},
  503. {0x087d, 0x0000}, {0x087e, 0x0000}, {0x0801, 0x0100}, {0x0802, 0x0100},
  504. {0x0A20, 0x2040}, {0x0A21, 0x2040}, {0x0A22, 0x2040}, {0x0A23, 0x2040},
  505. {0x0A24, 0x2040}, {0x0A28, 0x2040}, {0x0A29, 0x2040}, {0x20A0, 0x1940},
  506. {0x20C0, 0x1940}, {0x20E0, 0x1940}, {0x130c, 0x0050},
  507. };
  508. static const struct rtl8367_initval rtl8367_initvals_2_1[] = {
  509. {0x1b24, 0x0000}, {0x1b25, 0x0000}, {0x1b26, 0x0000}, {0x1b27, 0x0000},
  510. {0x133f, 0x0030}, {0x133e, 0x000e}, {0x221f, 0x0007}, {0x221e, 0x0048},
  511. {0x2219, 0x4012}, {0x221f, 0x0003}, {0x2201, 0x3554}, {0x2202, 0x63e8},
  512. {0x2203, 0x99c2}, {0x2204, 0x0113}, {0x2205, 0x303e}, {0x220d, 0x0207},
  513. {0x220e, 0xe100}, {0x221f, 0x0007}, {0x221e, 0x0040}, {0x2218, 0x0000},
  514. {0x221f, 0x0007}, {0x221e, 0x002c}, {0x2218, 0x008b}, {0x221f, 0x0005},
  515. {0x2205, 0xfff6}, {0x2206, 0x0080}, {0x221f, 0x0005}, {0x2205, 0x8000},
  516. {0x2206, 0x0280}, {0x2206, 0x2bf7}, {0x2206, 0x00e0}, {0x2206, 0xfff7},
  517. {0x2206, 0xa080}, {0x2206, 0x02ae}, {0x2206, 0xf602}, {0x2206, 0x804e},
  518. {0x2206, 0x0201}, {0x2206, 0x5002}, {0x2206, 0x0163}, {0x2206, 0x0201},
  519. {0x2206, 0x79e0}, {0x2206, 0x8b8c}, {0x2206, 0xe18b}, {0x2206, 0x8d1e},
  520. {0x2206, 0x01e1}, {0x2206, 0x8b8e}, {0x2206, 0x1e01}, {0x2206, 0xa000},
  521. {0x2206, 0xe4ae}, {0x2206, 0xd8bf}, {0x2206, 0x8b88}, {0x2206, 0xec00},
  522. {0x2206, 0x19a9}, {0x2206, 0x8b90}, {0x2206, 0xf9ee}, {0x2206, 0xfff6},
  523. {0x2206, 0x00ee}, {0x2206, 0xfff7}, {0x2206, 0xfce0}, {0x2206, 0xe140},
  524. {0x2206, 0xe1e1}, {0x2206, 0x41f7}, {0x2206, 0x2ff6}, {0x2206, 0x28e4},
  525. {0x2206, 0xe140}, {0x2206, 0xe5e1}, {0x2206, 0x4104}, {0x2206, 0xf8fa},
  526. {0x2206, 0xef69}, {0x2206, 0xe08b}, {0x2206, 0x86ac}, {0x2206, 0x201a},
  527. {0x2206, 0xbf80}, {0x2206, 0x77d0}, {0x2206, 0x6c02}, {0x2206, 0x2978},
  528. {0x2206, 0xe0e0}, {0x2206, 0xe4e1}, {0x2206, 0xe0e5}, {0x2206, 0x5806},
  529. {0x2206, 0x68c0}, {0x2206, 0xd1d2}, {0x2206, 0xe4e0}, {0x2206, 0xe4e5},
  530. {0x2206, 0xe0e5}, {0x2206, 0xef96}, {0x2206, 0xfefc}, {0x2206, 0x0425},
  531. {0x2206, 0x0807}, {0x2206, 0x2640}, {0x2206, 0x7227}, {0x2206, 0x267e},
  532. {0x2206, 0x2804}, {0x2206, 0xb729}, {0x2206, 0x2576}, {0x2206, 0x2a68},
  533. {0x2206, 0xe52b}, {0x2206, 0xad00}, {0x2206, 0x2cdb}, {0x2206, 0xf02d},
  534. {0x2206, 0x67bb}, {0x2206, 0x2e7b}, {0x2206, 0x0f2f}, {0x2206, 0x7365},
  535. {0x2206, 0x31ac}, {0x2206, 0xcc32}, {0x2206, 0x2300}, {0x2206, 0x332d},
  536. {0x2206, 0x1734}, {0x2206, 0x7f52}, {0x2206, 0x3510}, {0x2206, 0x0036},
  537. {0x2206, 0x0600}, {0x2206, 0x370c}, {0x2206, 0xc038}, {0x2206, 0x7fce},
  538. {0x2206, 0x3ce5}, {0x2206, 0xf73d}, {0x2206, 0x3da4}, {0x2206, 0x6530},
  539. {0x2206, 0x3e67}, {0x2206, 0x0053}, {0x2206, 0x69d2}, {0x2206, 0x0f6a},
  540. {0x2206, 0x012c}, {0x2206, 0x6c2b}, {0x2206, 0x136e}, {0x2206, 0xe100},
  541. {0x2206, 0x6f12}, {0x2206, 0xf771}, {0x2206, 0x006b}, {0x2206, 0x7306},
  542. {0x2206, 0xeb74}, {0x2206, 0x94c7}, {0x2206, 0x7698}, {0x2206, 0x0a77},
  543. {0x2206, 0x5000}, {0x2206, 0x788a}, {0x2206, 0x1579}, {0x2206, 0x7f6f},
  544. {0x2206, 0x7a06}, {0x2206, 0xa600}, {0x2201, 0x0701}, {0x2200, 0x0405},
  545. {0x221f, 0x0000}, {0x2200, 0x1340}, {0x221f, 0x0000}, {0x133f, 0x0010},
  546. {0x133e, 0x0ffe}, {0x1203, 0xff00}, {0x1200, 0x7fc4}, {0x0900, 0x0000},
  547. {0x0901, 0x0000}, {0x0902, 0x0000}, {0x0903, 0x0000}, {0x0865, 0x3210},
  548. {0x087b, 0x0000}, {0x087c, 0xff00}, {0x087d, 0x0000}, {0x087e, 0x0000},
  549. {0x0801, 0x0100}, {0x0802, 0x0100}, {0x0A20, 0x2040}, {0x0A21, 0x2040},
  550. {0x0A22, 0x2040}, {0x0A23, 0x2040}, {0x0A24, 0x2040}, {0x0A25, 0x2040},
  551. {0x0A26, 0x2040}, {0x0A27, 0x2040}, {0x0A28, 0x2040}, {0x0A29, 0x2040},
  552. {0x130c, 0x0050},
  553. };
  554. static int rtl8367_write_initvals(struct rtl8366_smi *smi,
  555. const struct rtl8367_initval *initvals,
  556. int count)
  557. {
  558. int err;
  559. int i;
  560. for (i = 0; i < count; i++)
  561. REG_WR(smi, initvals[i].reg, initvals[i].val);
  562. return 0;
  563. }
  564. static int rtl8367_read_phy_reg(struct rtl8366_smi *smi,
  565. u32 phy_addr, u32 phy_reg, u32 *val)
  566. {
  567. int timeout;
  568. u32 data;
  569. int err;
  570. if (phy_addr > RTL8367_PHY_ADDR_MAX)
  571. return -EINVAL;
  572. if (phy_reg > RTL8367_PHY_REG_MAX)
  573. return -EINVAL;
  574. REG_RD(smi, RTL8367_IA_STATUS_REG, &data);
  575. if (data & RTL8367_IA_STATUS_PHY_BUSY)
  576. return -ETIMEDOUT;
  577. /* prepare address */
  578. REG_WR(smi, RTL8367_IA_ADDRESS_REG,
  579. RTL8367_INTERNAL_PHY_REG(phy_addr, phy_reg));
  580. /* send read command */
  581. REG_WR(smi, RTL8367_IA_CTRL_REG,
  582. RTL8367_IA_CTRL_CMD_MASK | RTL8367_IA_CTRL_RW_READ);
  583. timeout = 5;
  584. do {
  585. REG_RD(smi, RTL8367_IA_STATUS_REG, &data);
  586. if ((data & RTL8367_IA_STATUS_PHY_BUSY) == 0)
  587. break;
  588. if (timeout--) {
  589. dev_err(smi->parent, "phy read timed out\n");
  590. return -ETIMEDOUT;
  591. }
  592. udelay(1);
  593. } while (1);
  594. /* read data */
  595. REG_RD(smi, RTL8367_IA_READ_DATA_REG, val);
  596. dev_dbg(smi->parent, "phy_read: addr:%02x, reg:%02x, val:%04x\n",
  597. phy_addr, phy_reg, *val);
  598. return 0;
  599. }
  600. static int rtl8367_write_phy_reg(struct rtl8366_smi *smi,
  601. u32 phy_addr, u32 phy_reg, u32 val)
  602. {
  603. int timeout;
  604. u32 data;
  605. int err;
  606. dev_dbg(smi->parent, "phy_write: addr:%02x, reg:%02x, val:%04x\n",
  607. phy_addr, phy_reg, val);
  608. if (phy_addr > RTL8367_PHY_ADDR_MAX)
  609. return -EINVAL;
  610. if (phy_reg > RTL8367_PHY_REG_MAX)
  611. return -EINVAL;
  612. REG_RD(smi, RTL8367_IA_STATUS_REG, &data);
  613. if (data & RTL8367_IA_STATUS_PHY_BUSY)
  614. return -ETIMEDOUT;
  615. /* preapre data */
  616. REG_WR(smi, RTL8367_IA_WRITE_DATA_REG, val);
  617. /* prepare address */
  618. REG_WR(smi, RTL8367_IA_ADDRESS_REG,
  619. RTL8367_INTERNAL_PHY_REG(phy_addr, phy_reg));
  620. /* send write command */
  621. REG_WR(smi, RTL8367_IA_CTRL_REG,
  622. RTL8367_IA_CTRL_CMD_MASK | RTL8367_IA_CTRL_RW_WRITE);
  623. timeout = 5;
  624. do {
  625. REG_RD(smi, RTL8367_IA_STATUS_REG, &data);
  626. if ((data & RTL8367_IA_STATUS_PHY_BUSY) == 0)
  627. break;
  628. if (timeout--) {
  629. dev_err(smi->parent, "phy write timed out\n");
  630. return -ETIMEDOUT;
  631. }
  632. udelay(1);
  633. } while (1);
  634. return 0;
  635. }
  636. static int rtl8367_init_regs0(struct rtl8366_smi *smi, unsigned mode)
  637. {
  638. const struct rtl8367_initval *initvals;
  639. int count;
  640. int err;
  641. switch (mode) {
  642. case 0:
  643. initvals = rtl8367_initvals_0_0;
  644. count = ARRAY_SIZE(rtl8367_initvals_0_0);
  645. break;
  646. case 1:
  647. case 2:
  648. initvals = rtl8367_initvals_0_1;
  649. count = ARRAY_SIZE(rtl8367_initvals_0_1);
  650. break;
  651. default:
  652. dev_err(smi->parent, "%s: unknow mode %u\n", __func__, mode);
  653. return -ENODEV;
  654. }
  655. err = rtl8367_write_initvals(smi, initvals, count);
  656. if (err)
  657. return err;
  658. /* TODO: complete this */
  659. return 0;
  660. }
  661. static int rtl8367_init_regs1(struct rtl8366_smi *smi, unsigned mode)
  662. {
  663. const struct rtl8367_initval *initvals;
  664. int count;
  665. switch (mode) {
  666. case 0:
  667. initvals = rtl8367_initvals_1_0;
  668. count = ARRAY_SIZE(rtl8367_initvals_1_0);
  669. break;
  670. case 1:
  671. case 2:
  672. initvals = rtl8367_initvals_1_1;
  673. count = ARRAY_SIZE(rtl8367_initvals_1_1);
  674. break;
  675. default:
  676. dev_err(smi->parent, "%s: unknow mode %u\n", __func__, mode);
  677. return -ENODEV;
  678. }
  679. return rtl8367_write_initvals(smi, initvals, count);
  680. }
  681. static int rtl8367_init_regs2(struct rtl8366_smi *smi, unsigned mode)
  682. {
  683. const struct rtl8367_initval *initvals;
  684. int count;
  685. switch (mode) {
  686. case 0:
  687. initvals = rtl8367_initvals_2_0;
  688. count = ARRAY_SIZE(rtl8367_initvals_2_0);
  689. break;
  690. case 1:
  691. case 2:
  692. initvals = rtl8367_initvals_2_1;
  693. count = ARRAY_SIZE(rtl8367_initvals_2_1);
  694. break;
  695. default:
  696. dev_err(smi->parent, "%s: unknow mode %u\n", __func__, mode);
  697. return -ENODEV;
  698. }
  699. return rtl8367_write_initvals(smi, initvals, count);
  700. }
  701. static int rtl8367_init_regs(struct rtl8366_smi *smi)
  702. {
  703. u32 data;
  704. u32 rlvid;
  705. u32 mode;
  706. int err;
  707. REG_WR(smi, RTL8367_RTL_MAGIC_ID_REG, RTL8367_RTL_MAGIC_ID_VAL);
  708. REG_RD(smi, RTL8367_CHIP_VER_REG, &data);
  709. rlvid = (data >> RTL8367_CHIP_VER_RLVID_SHIFT) &
  710. RTL8367_CHIP_VER_RLVID_MASK;
  711. REG_RD(smi, RTL8367_CHIP_MODE_REG, &data);
  712. mode = data & RTL8367_CHIP_MODE_MASK;
  713. switch (rlvid) {
  714. case 0:
  715. err = rtl8367_init_regs0(smi, mode);
  716. break;
  717. case 1:
  718. err = rtl8367_write_phy_reg(smi, 0, 31, 5);
  719. if (err)
  720. break;
  721. err = rtl8367_write_phy_reg(smi, 0, 5, 0x3ffe);
  722. if (err)
  723. break;
  724. err = rtl8367_read_phy_reg(smi, 0, 6, &data);
  725. if (err)
  726. break;
  727. if (data == 0x94eb) {
  728. err = rtl8367_init_regs1(smi, mode);
  729. } else if (data == 0x2104) {
  730. err = rtl8367_init_regs2(smi, mode);
  731. } else {
  732. dev_err(smi->parent, "unknow phy data %04x\n", data);
  733. return -ENODEV;
  734. }
  735. break;
  736. default:
  737. dev_err(smi->parent, "unknow rlvid %u\n", rlvid);
  738. err = -ENODEV;
  739. break;
  740. }
  741. return err;
  742. }
  743. static int rtl8367_reset_chip(struct rtl8366_smi *smi)
  744. {
  745. int timeout = 10;
  746. int err;
  747. u32 data;
  748. REG_WR(smi, RTL8367_CHIP_RESET_REG, RTL8367_CHIP_RESET_HW);
  749. msleep(RTL8367_RESET_DELAY);
  750. do {
  751. REG_RD(smi, RTL8367_CHIP_RESET_REG, &data);
  752. if (!(data & RTL8367_CHIP_RESET_HW))
  753. break;
  754. msleep(1);
  755. } while (--timeout);
  756. if (!timeout) {
  757. dev_err(smi->parent, "chip reset timed out\n");
  758. return -ETIMEDOUT;
  759. }
  760. return 0;
  761. }
  762. static int rtl8367_extif_set_mode(struct rtl8366_smi *smi, int id,
  763. enum rtl8367_extif_mode mode)
  764. {
  765. int err;
  766. /* set port mode */
  767. switch (mode) {
  768. case RTL8367_EXTIF_MODE_RGMII:
  769. case RTL8367_EXTIF_MODE_RGMII_33V:
  770. REG_WR(smi, RTL8367_CHIP_DEBUG0_REG, 0x0367);
  771. REG_WR(smi, RTL8367_CHIP_DEBUG1_REG, 0x7777);
  772. break;
  773. case RTL8367_EXTIF_MODE_TMII_MAC:
  774. case RTL8367_EXTIF_MODE_TMII_PHY:
  775. REG_RMW(smi, RTL8367_BYPASS_LINE_RATE_REG,
  776. BIT((id + 1) % 2), BIT((id + 1) % 2));
  777. break;
  778. case RTL8367_EXTIF_MODE_GMII:
  779. REG_RMW(smi, RTL8367_CHIP_DEBUG0_REG,
  780. RTL8367_CHIP_DEBUG0_DUMMY0(id),
  781. RTL8367_CHIP_DEBUG0_DUMMY0(id));
  782. REG_RMW(smi, RTL8367_EXT_RGMXF_REG(id), BIT(6), BIT(6));
  783. break;
  784. case RTL8367_EXTIF_MODE_MII_MAC:
  785. case RTL8367_EXTIF_MODE_MII_PHY:
  786. case RTL8367_EXTIF_MODE_DISABLED:
  787. REG_RMW(smi, RTL8367_BYPASS_LINE_RATE_REG,
  788. BIT((id + 1) % 2), 0);
  789. REG_RMW(smi, RTL8367_EXT_RGMXF_REG(id), BIT(6), 0);
  790. break;
  791. default:
  792. dev_err(smi->parent,
  793. "invalid mode for external interface %d\n", id);
  794. return -EINVAL;
  795. }
  796. REG_RMW(smi, RTL8367_DIS_REG,
  797. RTL8367_DIS_RGMII_MASK << RTL8367_DIS_RGMII_SHIFT(id),
  798. mode << RTL8367_DIS_RGMII_SHIFT(id));
  799. return 0;
  800. }
  801. static int rtl8367_extif_set_force(struct rtl8366_smi *smi, int id,
  802. struct rtl8367_port_ability *pa)
  803. {
  804. u32 mask;
  805. u32 val;
  806. int err;
  807. mask = (RTL8367_DI_FORCE_MODE |
  808. RTL8367_DI_FORCE_NWAY |
  809. RTL8367_DI_FORCE_TXPAUSE |
  810. RTL8367_DI_FORCE_RXPAUSE |
  811. RTL8367_DI_FORCE_LINK |
  812. RTL8367_DI_FORCE_DUPLEX |
  813. RTL8367_DI_FORCE_SPEED_MASK);
  814. val = pa->speed;
  815. val |= pa->force_mode ? RTL8367_DI_FORCE_MODE : 0;
  816. val |= pa->nway ? RTL8367_DI_FORCE_NWAY : 0;
  817. val |= pa->txpause ? RTL8367_DI_FORCE_TXPAUSE : 0;
  818. val |= pa->rxpause ? RTL8367_DI_FORCE_RXPAUSE : 0;
  819. val |= pa->link ? RTL8367_DI_FORCE_LINK : 0;
  820. val |= pa->duplex ? RTL8367_DI_FORCE_DUPLEX : 0;
  821. REG_RMW(smi, RTL8367_DI_FORCE_REG(id), mask, val);
  822. return 0;
  823. }
  824. static int rtl8367_extif_set_rgmii_delay(struct rtl8366_smi *smi, int id,
  825. unsigned txdelay, unsigned rxdelay)
  826. {
  827. u32 mask;
  828. u32 val;
  829. int err;
  830. mask = (RTL8367_EXT_RGMXF_RXDELAY_MASK |
  831. (RTL8367_EXT_RGMXF_TXDELAY_MASK <<
  832. RTL8367_EXT_RGMXF_TXDELAY_SHIFT));
  833. val = rxdelay;
  834. val |= txdelay << RTL8367_EXT_RGMXF_TXDELAY_SHIFT;
  835. REG_RMW(smi, RTL8367_EXT_RGMXF_REG(id), mask, val);
  836. return 0;
  837. }
  838. static int rtl8367_extif_init(struct rtl8366_smi *smi, int id,
  839. struct rtl8367_extif_config *cfg)
  840. {
  841. enum rtl8367_extif_mode mode;
  842. int err;
  843. mode = (cfg) ? cfg->mode : RTL8367_EXTIF_MODE_DISABLED;
  844. err = rtl8367_extif_set_mode(smi, id, mode);
  845. if (err)
  846. return err;
  847. if (mode != RTL8367_EXTIF_MODE_DISABLED) {
  848. err = rtl8367_extif_set_force(smi, id, &cfg->ability);
  849. if (err)
  850. return err;
  851. err = rtl8367_extif_set_rgmii_delay(smi, id, cfg->txdelay,
  852. cfg->rxdelay);
  853. if (err)
  854. return err;
  855. }
  856. return 0;
  857. }
  858. static int rtl8367_led_group_set_ports(struct rtl8366_smi *smi,
  859. unsigned int group, u16 port_mask)
  860. {
  861. u32 reg;
  862. u32 s;
  863. int err;
  864. port_mask &= RTL8367_PARA_LED_IO_EN_PMASK;
  865. s = (group % 2) * 8;
  866. reg = RTL8367_PARA_LED_IO_EN1_REG + (group / 2);
  867. REG_RMW(smi, reg, (RTL8367_PARA_LED_IO_EN_PMASK << s), port_mask << s);
  868. return 0;
  869. }
  870. static int rtl8367_led_group_set_mode(struct rtl8366_smi *smi,
  871. unsigned int mode)
  872. {
  873. u16 mask;
  874. u16 set;
  875. int err;
  876. mode &= RTL8367_LED_CONFIG_DATA_M;
  877. mask = (RTL8367_LED_CONFIG_DATA_M << RTL8367_LED_CONFIG_DATA_S) |
  878. RTL8367_LED_CONFIG_SEL;
  879. set = (mode << RTL8367_LED_CONFIG_DATA_S) | RTL8367_LED_CONFIG_SEL;
  880. REG_RMW(smi, RTL8367_LED_CONFIG_REG, mask, set);
  881. return 0;
  882. }
  883. static int rtl8367_led_group_set_config(struct rtl8366_smi *smi,
  884. unsigned int led, unsigned int cfg)
  885. {
  886. u16 mask;
  887. u16 set;
  888. int err;
  889. mask = (RTL8367_LED_CONFIG_LED_CFG_M << (led * 4)) |
  890. RTL8367_LED_CONFIG_SEL;
  891. set = (cfg & RTL8367_LED_CONFIG_LED_CFG_M) << (led * 4);
  892. REG_RMW(smi, RTL8367_LED_CONFIG_REG, mask, set);
  893. return 0;
  894. }
  895. static int rtl8367_led_op_select_parallel(struct rtl8366_smi *smi)
  896. {
  897. int err;
  898. REG_WR(smi, RTL8367_LED_SYS_CONFIG_REG, 0x1472);
  899. return 0;
  900. }
  901. static int rtl8367_led_blinkrate_set(struct rtl8366_smi *smi, unsigned int rate)
  902. {
  903. u16 mask;
  904. u16 set;
  905. int err;
  906. mask = RTL8367_LED_MODE_RATE_M << RTL8367_LED_MODE_RATE_S;
  907. set = (rate & RTL8367_LED_MODE_RATE_M) << RTL8367_LED_MODE_RATE_S;
  908. REG_RMW(smi, RTL8367_LED_MODE_REG, mask, set);
  909. return 0;
  910. }
  911. static int rtl8367_setup(struct rtl8366_smi *smi)
  912. {
  913. struct rtl8367_platform_data *pdata;
  914. int err;
  915. int i;
  916. pdata = smi->parent->platform_data;
  917. err = rtl8367_init_regs(smi);
  918. if (err)
  919. return err;
  920. /* initialize external interfaces */
  921. err = rtl8367_extif_init(smi, 0, pdata->extif0_cfg);
  922. if (err)
  923. return err;
  924. err = rtl8367_extif_init(smi, 1, pdata->extif1_cfg);
  925. if (err)
  926. return err;
  927. /* set maximum packet length to 1536 bytes */
  928. REG_RMW(smi, RTL8367_SWC0_REG, RTL8367_SWC0_MAX_LENGTH_MASK,
  929. RTL8367_SWC0_MAX_LENGTH_1536);
  930. /*
  931. * discard VLAN tagged packets if the port is not a member of
  932. * the VLAN with which the packets is associated.
  933. */
  934. REG_WR(smi, RTL8367_VLAN_INGRESS_REG, RTL8367_PORTS_ALL);
  935. /*
  936. * Setup egress tag mode for each port.
  937. */
  938. for (i = 0; i < RTL8367_NUM_PORTS; i++)
  939. REG_RMW(smi,
  940. RTL8367_PORT_CFG_REG(i),
  941. RTL8367_PORT_CFG_EGRESS_MODE_MASK <<
  942. RTL8367_PORT_CFG_EGRESS_MODE_SHIFT,
  943. RTL8367_PORT_CFG_EGRESS_MODE_ORIGINAL <<
  944. RTL8367_PORT_CFG_EGRESS_MODE_SHIFT);
  945. /* setup LEDs */
  946. err = rtl8367_led_group_set_ports(smi, 0, RTL8367_PORTS_ALL);
  947. if (err)
  948. return err;
  949. err = rtl8367_led_group_set_mode(smi, 0);
  950. if (err)
  951. return err;
  952. err = rtl8367_led_op_select_parallel(smi);
  953. if (err)
  954. return err;
  955. err = rtl8367_led_blinkrate_set(smi, 1);
  956. if (err)
  957. return err;
  958. err = rtl8367_led_group_set_config(smi, 0, 2);
  959. if (err)
  960. return err;
  961. return 0;
  962. }
  963. static int rtl8367_get_mib_counter(struct rtl8366_smi *smi, int counter,
  964. int port, unsigned long long *val)
  965. {
  966. struct rtl8366_mib_counter *mib;
  967. int offset;
  968. int i;
  969. int err;
  970. u32 addr, data;
  971. u64 mibvalue;
  972. if (port > RTL8367_NUM_PORTS || counter >= RTL8367_MIB_COUNT)
  973. return -EINVAL;
  974. mib = &rtl8367_mib_counters[counter];
  975. addr = RTL8367_MIB_COUNTER_PORT_OFFSET * port + mib->offset;
  976. /*
  977. * Writing access counter address first
  978. * then ASIC will prepare 64bits counter wait for being retrived
  979. */
  980. REG_WR(smi, RTL8367_MIB_ADDRESS_REG, addr >> 2);
  981. /* read MIB control register */
  982. REG_RD(smi, RTL8367_MIB_CTRL_REG(0), &data);
  983. if (data & RTL8367_MIB_CTRL_BUSY_MASK)
  984. return -EBUSY;
  985. if (data & RTL8367_MIB_CTRL_RESET_MASK)
  986. return -EIO;
  987. if (mib->length == 4)
  988. offset = 3;
  989. else
  990. offset = (mib->offset + 1) % 4;
  991. mibvalue = 0;
  992. for (i = 0; i < mib->length; i++) {
  993. REG_RD(smi, RTL8367_MIB_COUNTER_REG(offset - i), &data);
  994. mibvalue = (mibvalue << 16) | (data & 0xFFFF);
  995. }
  996. *val = mibvalue;
  997. return 0;
  998. }
  999. static int rtl8367_get_vlan_4k(struct rtl8366_smi *smi, u32 vid,
  1000. struct rtl8366_vlan_4k *vlan4k)
  1001. {
  1002. u32 data[RTL8367_TA_VLAN_DATA_SIZE];
  1003. int err;
  1004. int i;
  1005. memset(vlan4k, '\0', sizeof(struct rtl8366_vlan_4k));
  1006. if (vid >= RTL8367_NUM_VIDS)
  1007. return -EINVAL;
  1008. /* write VID */
  1009. REG_WR(smi, RTL8367_TA_ADDR_REG, vid);
  1010. /* write table access control word */
  1011. REG_WR(smi, RTL8367_TA_CTRL_REG, RTL8367_TA_CTRL_CVLAN_READ);
  1012. for (i = 0; i < ARRAY_SIZE(data); i++)
  1013. REG_RD(smi, RTL8367_TA_DATA_REG(i), &data[i]);
  1014. vlan4k->vid = vid;
  1015. vlan4k->member = (data[0] >> RTL8367_TA_VLAN_MEMBER_SHIFT) &
  1016. RTL8367_TA_VLAN_MEMBER_MASK;
  1017. vlan4k->fid = (data[1] >> RTL8367_TA_VLAN_FID_SHIFT) &
  1018. RTL8367_TA_VLAN_FID_MASK;
  1019. vlan4k->untag = (data[2] >> RTL8367_TA_VLAN_UNTAG1_SHIFT) &
  1020. RTL8367_TA_VLAN_UNTAG1_MASK;
  1021. vlan4k->untag |= ((data[3] >> RTL8367_TA_VLAN_UNTAG2_SHIFT) &
  1022. RTL8367_TA_VLAN_UNTAG2_MASK) << 2;
  1023. return 0;
  1024. }
  1025. static int rtl8367_set_vlan_4k(struct rtl8366_smi *smi,
  1026. const struct rtl8366_vlan_4k *vlan4k)
  1027. {
  1028. u32 data[RTL8367_TA_VLAN_DATA_SIZE];
  1029. int err;
  1030. int i;
  1031. if (vlan4k->vid >= RTL8367_NUM_VIDS ||
  1032. vlan4k->member > RTL8367_TA_VLAN_MEMBER_MASK ||
  1033. vlan4k->untag > RTL8367_UNTAG_MASK ||
  1034. vlan4k->fid > RTL8367_FIDMAX)
  1035. return -EINVAL;
  1036. data[0] = (vlan4k->member & RTL8367_TA_VLAN_MEMBER_MASK) <<
  1037. RTL8367_TA_VLAN_MEMBER_SHIFT;
  1038. data[1] = (vlan4k->fid & RTL8367_TA_VLAN_FID_MASK) <<
  1039. RTL8367_TA_VLAN_FID_SHIFT;
  1040. data[2] = (vlan4k->untag & RTL8367_TA_VLAN_UNTAG1_MASK) <<
  1041. RTL8367_TA_VLAN_UNTAG1_SHIFT;
  1042. data[3] = ((vlan4k->untag >> 2) & RTL8367_TA_VLAN_UNTAG2_MASK) <<
  1043. RTL8367_TA_VLAN_UNTAG2_SHIFT;
  1044. for (i = 0; i < ARRAY_SIZE(data); i++)
  1045. REG_WR(smi, RTL8367_TA_DATA_REG(i), data[i]);
  1046. /* write VID */
  1047. REG_WR(smi, RTL8367_TA_ADDR_REG,
  1048. vlan4k->vid & RTL8367_TA_VLAN_VID_MASK);
  1049. /* write table access control word */
  1050. REG_WR(smi, RTL8367_TA_CTRL_REG, RTL8367_TA_CTRL_CVLAN_WRITE);
  1051. return 0;
  1052. }
  1053. static int rtl8367_get_vlan_mc(struct rtl8366_smi *smi, u32 index,
  1054. struct rtl8366_vlan_mc *vlanmc)
  1055. {
  1056. u32 data[RTL8367_VLAN_MC_DATA_SIZE];
  1057. int err;
  1058. int i;
  1059. memset(vlanmc, '\0', sizeof(struct rtl8366_vlan_mc));
  1060. if (index >= RTL8367_NUM_VLANS)
  1061. return -EINVAL;
  1062. for (i = 0; i < ARRAY_SIZE(data); i++)
  1063. REG_RD(smi, RTL8367_VLAN_MC_BASE(index) + i, &data[i]);
  1064. vlanmc->member = (data[0] >> RTL8367_VLAN_MC_MEMBER_SHIFT) &
  1065. RTL8367_VLAN_MC_MEMBER_MASK;
  1066. vlanmc->fid = (data[1] >> RTL8367_VLAN_MC_FID_SHIFT) &
  1067. RTL8367_VLAN_MC_FID_MASK;
  1068. vlanmc->vid = (data[3] >> RTL8367_VLAN_MC_EVID_SHIFT) &
  1069. RTL8367_VLAN_MC_EVID_MASK;
  1070. return 0;
  1071. }
  1072. static int rtl8367_set_vlan_mc(struct rtl8366_smi *smi, u32 index,
  1073. const struct rtl8366_vlan_mc *vlanmc)
  1074. {
  1075. u32 data[RTL8367_VLAN_MC_DATA_SIZE];
  1076. int err;
  1077. int i;
  1078. if (index >= RTL8367_NUM_VLANS ||
  1079. vlanmc->vid >= RTL8367_NUM_VIDS ||
  1080. vlanmc->priority > RTL8367_PRIORITYMAX ||
  1081. vlanmc->member > RTL8367_VLAN_MC_MEMBER_MASK ||
  1082. vlanmc->untag > RTL8367_UNTAG_MASK ||
  1083. vlanmc->fid > RTL8367_FIDMAX)
  1084. return -EINVAL;
  1085. data[0] = (vlanmc->member & RTL8367_VLAN_MC_MEMBER_MASK) <<
  1086. RTL8367_VLAN_MC_MEMBER_SHIFT;
  1087. data[1] = (vlanmc->fid & RTL8367_VLAN_MC_FID_MASK) <<
  1088. RTL8367_VLAN_MC_FID_SHIFT;
  1089. data[2] = 0;
  1090. data[3] = (vlanmc->vid & RTL8367_VLAN_MC_EVID_MASK) <<
  1091. RTL8367_VLAN_MC_EVID_SHIFT;
  1092. for (i = 0; i < ARRAY_SIZE(data); i++)
  1093. REG_WR(smi, RTL8367_VLAN_MC_BASE(index) + i, data[i]);
  1094. return 0;
  1095. }
  1096. static int rtl8367_get_mc_index(struct rtl8366_smi *smi, int port, int *val)
  1097. {
  1098. u32 data;
  1099. int err;
  1100. if (port >= RTL8367_NUM_PORTS)
  1101. return -EINVAL;
  1102. REG_RD(smi, RTL8367_VLAN_PVID_CTRL_REG(port), &data);
  1103. *val = (data >> RTL8367_VLAN_PVID_CTRL_SHIFT(port)) &
  1104. RTL8367_VLAN_PVID_CTRL_MASK;
  1105. return 0;
  1106. }
  1107. static int rtl8367_set_mc_index(struct rtl8366_smi *smi, int port, int index)
  1108. {
  1109. if (port >= RTL8367_NUM_PORTS || index >= RTL8367_NUM_VLANS)
  1110. return -EINVAL;
  1111. return rtl8366_smi_rmwr(smi, RTL8367_VLAN_PVID_CTRL_REG(port),
  1112. RTL8367_VLAN_PVID_CTRL_MASK <<
  1113. RTL8367_VLAN_PVID_CTRL_SHIFT(port),
  1114. (index & RTL8367_VLAN_PVID_CTRL_MASK) <<
  1115. RTL8367_VLAN_PVID_CTRL_SHIFT(port));
  1116. }
  1117. static int rtl8367_enable_vlan(struct rtl8366_smi *smi, int enable)
  1118. {
  1119. return rtl8366_smi_rmwr(smi, RTL8367_VLAN_CTRL_REG,
  1120. RTL8367_VLAN_CTRL_ENABLE,
  1121. (enable) ? RTL8367_VLAN_CTRL_ENABLE : 0);
  1122. }
  1123. static int rtl8367_enable_vlan4k(struct rtl8366_smi *smi, int enable)
  1124. {
  1125. return 0;
  1126. }
  1127. static int rtl8367_is_vlan_valid(struct rtl8366_smi *smi, unsigned vlan)
  1128. {
  1129. unsigned max = RTL8367_NUM_VLANS;
  1130. if (smi->vlan4k_enabled)
  1131. max = RTL8367_NUM_VIDS - 1;
  1132. if (vlan == 0 || vlan >= max)
  1133. return 0;
  1134. return 1;
  1135. }
  1136. static int rtl8367_enable_port(struct rtl8366_smi *smi, int port, int enable)
  1137. {
  1138. int err;
  1139. REG_WR(smi, RTL8367_PORT_ISOLATION_REG(port),
  1140. (enable) ? RTL8367_PORTS_ALL : 0);
  1141. return 0;
  1142. }
  1143. static int rtl8367_sw_reset_mibs(struct switch_dev *dev,
  1144. const struct switch_attr *attr,
  1145. struct switch_val *val)
  1146. {
  1147. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1148. return rtl8366_smi_rmwr(smi, RTL8367_MIB_CTRL_REG(0), 0,
  1149. RTL8367_MIB_CTRL_GLOBAL_RESET_MASK);
  1150. }
  1151. static int rtl8367_sw_get_port_link(struct switch_dev *dev,
  1152. int port,
  1153. struct switch_port_link *link)
  1154. {
  1155. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1156. u32 data = 0;
  1157. u32 speed;
  1158. if (port >= RTL8367_NUM_PORTS)
  1159. return -EINVAL;
  1160. rtl8366_smi_read_reg(smi, RTL8367_PORT_STATUS_REG(port), &data);
  1161. link->link = !!(data & RTL8367_PORT_STATUS_LINK);
  1162. if (!link->link)
  1163. return 0;
  1164. link->duplex = !!(data & RTL8367_PORT_STATUS_DUPLEX);
  1165. link->rx_flow = !!(data & RTL8367_PORT_STATUS_RXPAUSE);
  1166. link->tx_flow = !!(data & RTL8367_PORT_STATUS_TXPAUSE);
  1167. link->aneg = !!(data & RTL8367_PORT_STATUS_NWAY);
  1168. speed = (data & RTL8367_PORT_STATUS_SPEED_MASK);
  1169. switch (speed) {
  1170. case 0:
  1171. link->speed = SWITCH_PORT_SPEED_10;
  1172. break;
  1173. case 1:
  1174. link->speed = SWITCH_PORT_SPEED_100;
  1175. break;
  1176. case 2:
  1177. link->speed = SWITCH_PORT_SPEED_1000;
  1178. break;
  1179. default:
  1180. link->speed = SWITCH_PORT_SPEED_UNKNOWN;
  1181. break;
  1182. }
  1183. return 0;
  1184. }
  1185. static int rtl8367_sw_get_max_length(struct switch_dev *dev,
  1186. const struct switch_attr *attr,
  1187. struct switch_val *val)
  1188. {
  1189. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1190. u32 data;
  1191. rtl8366_smi_read_reg(smi, RTL8367_SWC0_REG, &data);
  1192. val->value.i = (data & RTL8367_SWC0_MAX_LENGTH_MASK) >>
  1193. RTL8367_SWC0_MAX_LENGTH_SHIFT;
  1194. return 0;
  1195. }
  1196. static int rtl8367_sw_set_max_length(struct switch_dev *dev,
  1197. const struct switch_attr *attr,
  1198. struct switch_val *val)
  1199. {
  1200. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1201. u32 max_len;
  1202. switch (val->value.i) {
  1203. case 0:
  1204. max_len = RTL8367_SWC0_MAX_LENGTH_1522;
  1205. break;
  1206. case 1:
  1207. max_len = RTL8367_SWC0_MAX_LENGTH_1536;
  1208. break;
  1209. case 2:
  1210. max_len = RTL8367_SWC0_MAX_LENGTH_1552;
  1211. break;
  1212. case 3:
  1213. max_len = RTL8367_SWC0_MAX_LENGTH_16000;
  1214. break;
  1215. default:
  1216. return -EINVAL;
  1217. }
  1218. return rtl8366_smi_rmwr(smi, RTL8367_SWC0_REG,
  1219. RTL8367_SWC0_MAX_LENGTH_MASK, max_len);
  1220. }
  1221. static int rtl8367_sw_reset_port_mibs(struct switch_dev *dev,
  1222. const struct switch_attr *attr,
  1223. struct switch_val *val)
  1224. {
  1225. struct rtl8366_smi *smi = sw_to_rtl8366_smi(dev);
  1226. int port;
  1227. port = val->port_vlan;
  1228. if (port >= RTL8367_NUM_PORTS)
  1229. return -EINVAL;
  1230. return rtl8366_smi_rmwr(smi, RTL8367_MIB_CTRL_REG(port / 8), 0,
  1231. RTL8367_MIB_CTRL_PORT_RESET_MASK(port % 8));
  1232. }
  1233. static struct switch_attr rtl8367_globals[] = {
  1234. {
  1235. .type = SWITCH_TYPE_INT,
  1236. .name = "enable_vlan",
  1237. .description = "Enable VLAN mode",
  1238. .set = rtl8366_sw_set_vlan_enable,
  1239. .get = rtl8366_sw_get_vlan_enable,
  1240. .max = 1,
  1241. .ofs = 1
  1242. }, {
  1243. .type = SWITCH_TYPE_INT,
  1244. .name = "enable_vlan4k",
  1245. .description = "Enable VLAN 4K mode",
  1246. .set = rtl8366_sw_set_vlan_enable,
  1247. .get = rtl8366_sw_get_vlan_enable,
  1248. .max = 1,
  1249. .ofs = 2
  1250. }, {
  1251. .type = SWITCH_TYPE_NOVAL,
  1252. .name = "reset_mibs",
  1253. .description = "Reset all MIB counters",
  1254. .set = rtl8367_sw_reset_mibs,
  1255. }, {
  1256. .type = SWITCH_TYPE_INT,
  1257. .name = "max_length",
  1258. .description = "Get/Set the maximum length of valid packets"
  1259. "(0:1522, 1:1536, 2:1552, 3:16000)",
  1260. .set = rtl8367_sw_set_max_length,
  1261. .get = rtl8367_sw_get_max_length,
  1262. .max = 3,
  1263. }
  1264. };
  1265. static struct switch_attr rtl8367_port[] = {
  1266. {
  1267. .type = SWITCH_TYPE_NOVAL,
  1268. .name = "reset_mib",
  1269. .description = "Reset single port MIB counters",
  1270. .set = rtl8367_sw_reset_port_mibs,
  1271. }, {
  1272. .type = SWITCH_TYPE_STRING,
  1273. .name = "mib",
  1274. .description = "Get MIB counters for port",
  1275. .max = 33,
  1276. .set = NULL,
  1277. .get = rtl8366_sw_get_port_mib,
  1278. },
  1279. };
  1280. static struct switch_attr rtl8367_vlan[] = {
  1281. {
  1282. .type = SWITCH_TYPE_STRING,
  1283. .name = "info",
  1284. .description = "Get vlan information",
  1285. .max = 1,
  1286. .set = NULL,
  1287. .get = rtl8366_sw_get_vlan_info,
  1288. },
  1289. };
  1290. static const struct switch_dev_ops rtl8367_sw_ops = {
  1291. .attr_global = {
  1292. .attr = rtl8367_globals,
  1293. .n_attr = ARRAY_SIZE(rtl8367_globals),
  1294. },
  1295. .attr_port = {
  1296. .attr = rtl8367_port,
  1297. .n_attr = ARRAY_SIZE(rtl8367_port),
  1298. },
  1299. .attr_vlan = {
  1300. .attr = rtl8367_vlan,
  1301. .n_attr = ARRAY_SIZE(rtl8367_vlan),
  1302. },
  1303. .get_vlan_ports = rtl8366_sw_get_vlan_ports,
  1304. .set_vlan_ports = rtl8366_sw_set_vlan_ports,
  1305. .get_port_pvid = rtl8366_sw_get_port_pvid,
  1306. .set_port_pvid = rtl8366_sw_set_port_pvid,
  1307. .reset_switch = rtl8366_sw_reset_switch,
  1308. .get_port_link = rtl8367_sw_get_port_link,
  1309. };
  1310. static int rtl8367_switch_init(struct rtl8366_smi *smi)
  1311. {
  1312. struct switch_dev *dev = &smi->sw_dev;
  1313. int err;
  1314. dev->name = "RTL8367";
  1315. dev->cpu_port = RTL8367_CPU_PORT_NUM;
  1316. dev->ports = RTL8367_NUM_PORTS;
  1317. dev->vlans = RTL8367_NUM_VIDS;
  1318. dev->ops = &rtl8367_sw_ops;
  1319. dev->alias = dev_name(smi->parent);
  1320. err = register_switch(dev, NULL);
  1321. if (err)
  1322. dev_err(smi->parent, "switch registration failed\n");
  1323. return err;
  1324. }
  1325. static void rtl8367_switch_cleanup(struct rtl8366_smi *smi)
  1326. {
  1327. unregister_switch(&smi->sw_dev);
  1328. }
  1329. static int rtl8367_mii_read(struct mii_bus *bus, int addr, int reg)
  1330. {
  1331. struct rtl8366_smi *smi = bus->priv;
  1332. u32 val = 0;
  1333. int err;
  1334. err = rtl8367_read_phy_reg(smi, addr, reg, &val);
  1335. if (err)
  1336. return 0xffff;
  1337. return val;
  1338. }
  1339. static int rtl8367_mii_write(struct mii_bus *bus, int addr, int reg, u16 val)
  1340. {
  1341. struct rtl8366_smi *smi = bus->priv;
  1342. u32 t;
  1343. int err;
  1344. err = rtl8367_write_phy_reg(smi, addr, reg, val);
  1345. if (err)
  1346. return err;
  1347. /* flush write */
  1348. (void) rtl8367_read_phy_reg(smi, addr, reg, &t);
  1349. return err;
  1350. }
  1351. static int rtl8367_detect(struct rtl8366_smi *smi)
  1352. {
  1353. u32 rtl_no = 0;
  1354. u32 rtl_ver = 0;
  1355. char *chip_name;
  1356. int ret;
  1357. ret = rtl8366_smi_read_reg(smi, RTL8367_RTL_NO_REG, &rtl_no);
  1358. if (ret) {
  1359. dev_err(smi->parent, "unable to read chip number\n");
  1360. return ret;
  1361. }
  1362. switch (rtl_no) {
  1363. case RTL8367_RTL_NO_8367R:
  1364. chip_name = "8367R";
  1365. break;
  1366. case RTL8367_RTL_NO_8367M:
  1367. chip_name = "8367M";
  1368. break;
  1369. default:
  1370. dev_err(smi->parent, "unknown chip number (%04x)\n", rtl_no);
  1371. return -ENODEV;
  1372. }
  1373. ret = rtl8366_smi_read_reg(smi, RTL8367_RTL_VER_REG, &rtl_ver);
  1374. if (ret) {
  1375. dev_err(smi->parent, "unable to read chip version\n");
  1376. return ret;
  1377. }
  1378. dev_info(smi->parent, "RTL%s ver. %u chip found\n",
  1379. chip_name, rtl_ver & RTL8367_RTL_VER_MASK);
  1380. return 0;
  1381. }
  1382. static struct rtl8366_smi_ops rtl8367_smi_ops = {
  1383. .detect = rtl8367_detect,
  1384. .reset_chip = rtl8367_reset_chip,
  1385. .setup = rtl8367_setup,
  1386. .mii_read = rtl8367_mii_read,
  1387. .mii_write = rtl8367_mii_write,
  1388. .get_vlan_mc = rtl8367_get_vlan_mc,
  1389. .set_vlan_mc = rtl8367_set_vlan_mc,
  1390. .get_vlan_4k = rtl8367_get_vlan_4k,
  1391. .set_vlan_4k = rtl8367_set_vlan_4k,
  1392. .get_mc_index = rtl8367_get_mc_index,
  1393. .set_mc_index = rtl8367_set_mc_index,
  1394. .get_mib_counter = rtl8367_get_mib_counter,
  1395. .is_vlan_valid = rtl8367_is_vlan_valid,
  1396. .enable_vlan = rtl8367_enable_vlan,
  1397. .enable_vlan4k = rtl8367_enable_vlan4k,
  1398. .enable_port = rtl8367_enable_port,
  1399. };
  1400. static int __devinit rtl8367_probe(struct platform_device *pdev)
  1401. {
  1402. struct rtl8367_platform_data *pdata;
  1403. struct rtl8366_smi *smi;
  1404. int err;
  1405. smi = rtl8366_smi_probe(pdev);
  1406. if (!smi)
  1407. return -ENODEV;
  1408. smi->clk_delay = 1500;
  1409. smi->cmd_read = 0xb9;
  1410. smi->cmd_write = 0xb8;
  1411. smi->ops = &rtl8367_smi_ops;
  1412. smi->cpu_port = RTL8367_CPU_PORT_NUM;
  1413. smi->num_ports = RTL8367_NUM_PORTS;
  1414. smi->num_vlan_mc = RTL8367_NUM_VLANS;
  1415. smi->mib_counters = rtl8367_mib_counters;
  1416. smi->num_mib_counters = ARRAY_SIZE(rtl8367_mib_counters);
  1417. err = rtl8366_smi_init(smi);
  1418. if (err)
  1419. goto err_free_smi;
  1420. platform_set_drvdata(pdev, smi);
  1421. err = rtl8367_switch_init(smi);
  1422. if (err)
  1423. goto err_clear_drvdata;
  1424. return 0;
  1425. err_clear_drvdata:
  1426. platform_set_drvdata(pdev, NULL);
  1427. rtl8366_smi_cleanup(smi);
  1428. err_free_smi:
  1429. kfree(smi);
  1430. err_out:
  1431. return err;
  1432. }
  1433. static int __devexit rtl8367_remove(struct platform_device *pdev)
  1434. {
  1435. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  1436. if (smi) {
  1437. rtl8367_switch_cleanup(smi);
  1438. platform_set_drvdata(pdev, NULL);
  1439. rtl8366_smi_cleanup(smi);
  1440. kfree(smi);
  1441. }
  1442. return 0;
  1443. }
  1444. static void rtl8367_shutdown(struct platform_device *pdev)
  1445. {
  1446. struct rtl8366_smi *smi = platform_get_drvdata(pdev);
  1447. if (smi)
  1448. rtl8367_reset_chip(smi);
  1449. }
  1450. #ifdef CONFIG_OF
  1451. static const struct of_device_id rtl8367_match[] = {
  1452. { .compatible = "rtl8367" },
  1453. {},
  1454. };
  1455. MODULE_DEVICE_TABLE(of, rtl83767_match);
  1456. #endif
  1457. static struct platform_driver rtl8367_driver = {
  1458. .driver = {
  1459. .name = RTL8367_DRIVER_NAME,
  1460. .owner = THIS_MODULE,
  1461. .of_match_table = of_match_ptr(rtl8367_match),
  1462. },
  1463. .probe = rtl8367_probe,
  1464. .remove = __devexit_p(rtl8367_remove),
  1465. .shutdown = rtl8367_shutdown,
  1466. };
  1467. static int __init rtl8367_module_init(void)
  1468. {
  1469. return platform_driver_register(&rtl8367_driver);
  1470. }
  1471. module_init(rtl8367_module_init);
  1472. static void __exit rtl8367_module_exit(void)
  1473. {
  1474. platform_driver_unregister(&rtl8367_driver);
  1475. }
  1476. module_exit(rtl8367_module_exit);
  1477. MODULE_DESCRIPTION(RTL8367_DRIVER_DESC);
  1478. MODULE_AUTHOR("Gabor Juhos <[email protected]>");
  1479. MODULE_LICENSE("GPL v2");
  1480. MODULE_ALIAS("platform:" RTL8367_DRIVER_NAME);