006-v6.4-arm64-dts-rockchip-Add-FriendlyARM-NanoPi-R2C.patch 2.2 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. From 004589ff9df5b75672a78b6c3c4cba93202b14c9 Mon Sep 17 00:00:00 2001
  2. From: Tianling Shen <[email protected]>
  3. Date: Sat, 25 Mar 2023 15:40:20 +0800
  4. Subject: [PATCH] arm64: dts: rockchip: Add FriendlyARM NanoPi R2C
  5. The NanoPi R2C is a minor variant of NanoPi R2S with the on-board NIC
  6. chip changed from rtl8211e to yt8521s, and otherwise identical to R2S.
  7. Signed-off-by: Tianling Shen <[email protected]>
  8. Link: https://lore.kernel.org/r/[email protected]
  9. Signed-off-by: Heiko Stuebner <[email protected]>
  10. ---
  11. arch/arm64/boot/dts/rockchip/Makefile | 1 +
  12. .../boot/dts/rockchip/rk3328-nanopi-r2c.dts | 40 +++++++++++++++++++
  13. 2 files changed, 41 insertions(+)
  14. create mode 100644 arch/arm64/boot/dts/rockchip/rk3328-nanopi-r2c.dts
  15. --- a/arch/arm64/boot/dts/rockchip/Makefile
  16. +++ b/arch/arm64/boot/dts/rockchip/Makefile
  17. @@ -10,6 +10,7 @@ dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3318-a9
  18. dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3326-odroid-go2.dtb
  19. dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3328-a1.dtb
  20. dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3328-evb.dtb
  21. +dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3328-nanopi-r2c.dtb
  22. dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3328-nanopi-r2s.dtb
  23. dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3328-rock64.dtb
  24. dtb-$(CONFIG_ARCH_ROCKCHIP) += rk3328-rock-pi-e.dtb
  25. --- /dev/null
  26. +++ b/arch/arm64/boot/dts/rockchip/rk3328-nanopi-r2c.dts
  27. @@ -0,0 +1,40 @@
  28. +// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
  29. +/*
  30. + * Copyright (c) 2021 FriendlyElec Computer Tech. Co., Ltd.
  31. + * (http://www.friendlyarm.com)
  32. + *
  33. + * Copyright (c) 2021-2023 Tianling Shen <[email protected]>
  34. + */
  35. +
  36. +/dts-v1/;
  37. +#include "rk3328-nanopi-r2s.dts"
  38. +
  39. +/ {
  40. + model = "FriendlyElec NanoPi R2C";
  41. + compatible = "friendlyarm,nanopi-r2c", "rockchip,rk3328";
  42. +};
  43. +
  44. +&gmac2io {
  45. + phy-handle = <&yt8521s>;
  46. + tx_delay = <0x22>;
  47. + rx_delay = <0x12>;
  48. +
  49. + mdio {
  50. + /delete-node/ ethernet-phy@1;
  51. +
  52. + yt8521s: ethernet-phy@3 {
  53. + compatible = "ethernet-phy-ieee802.3-c22";
  54. + reg = <3>;
  55. +
  56. + motorcomm,clk-out-frequency-hz = <125000000>;
  57. + motorcomm,keep-pll-enabled;
  58. + motorcomm,auto-sleep-disabled;
  59. +
  60. + pinctrl-0 = <&eth_phy_reset_pin>;
  61. + pinctrl-names = "default";
  62. + reset-assert-us = <10000>;
  63. + reset-deassert-us = <50000>;
  64. + reset-gpios = <&gpio1 RK_PC2 GPIO_ACTIVE_LOW>;
  65. + };
  66. + };
  67. +};