qos.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <net/dsa.h>
  3. #include <linux/delay.h>
  4. #include <asm/mach-rtl838x/mach-rtl83xx.h>
  5. #include "rtl83xx.h"
  6. static struct rtl838x_switch_priv *switch_priv;
  7. extern struct rtl83xx_soc_info soc_info;
  8. enum scheduler_type {
  9. WEIGHTED_FAIR_QUEUE = 0,
  10. WEIGHTED_ROUND_ROBIN,
  11. };
  12. int max_available_queue[] = {0, 1, 2, 3, 4, 5, 6, 7};
  13. int default_queue_weights[] = {1, 1, 1, 1, 1, 1, 1, 1};
  14. int dot1p_priority_remapping[] = {0, 1, 2, 3, 4, 5, 6, 7};
  15. static void rtl839x_read_scheduling_table(int port)
  16. {
  17. u32 cmd = 1 << 9 | /* Execute cmd */
  18. 0 << 8 | /* Read */
  19. 0 << 6 | /* Table type 0b00 */
  20. (port & 0x3f);
  21. rtl839x_exec_tbl2_cmd(cmd);
  22. }
  23. static void rtl839x_write_scheduling_table(int port)
  24. {
  25. u32 cmd = 1 << 9 | /* Execute cmd */
  26. 1 << 8 | /* Write */
  27. 0 << 6 | /* Table type 0b00 */
  28. (port & 0x3f);
  29. rtl839x_exec_tbl2_cmd(cmd);
  30. }
  31. static void rtl839x_read_out_q_table(int port)
  32. {
  33. u32 cmd = 1 << 9 | /* Execute cmd */
  34. 0 << 8 | /* Read */
  35. 2 << 6 | /* Table type 0b10 */
  36. (port & 0x3f);
  37. rtl839x_exec_tbl2_cmd(cmd);
  38. }
  39. static void rtl838x_storm_enable(struct rtl838x_switch_priv *priv, int port, bool enable)
  40. {
  41. /* Enable Storm control for that port for UC, MC, and BC */
  42. if (enable)
  43. sw_w32(0x7, RTL838X_STORM_CTRL_LB_CTRL(port));
  44. else
  45. sw_w32(0x0, RTL838X_STORM_CTRL_LB_CTRL(port));
  46. }
  47. u32 rtl838x_get_egress_rate(struct rtl838x_switch_priv *priv, int port)
  48. {
  49. if (port > priv->cpu_port)
  50. return 0;
  51. return sw_r32(RTL838X_SCHED_P_EGR_RATE_CTRL(port)) & 0x3fff;
  52. }
  53. /* Sets the rate limit, 10MBit/s is equal to a rate value of 625 */
  54. int rtl838x_set_egress_rate(struct rtl838x_switch_priv *priv, int port, u32 rate)
  55. {
  56. u32 old_rate;
  57. if (port > priv->cpu_port)
  58. return -1;
  59. old_rate = sw_r32(RTL838X_SCHED_P_EGR_RATE_CTRL(port));
  60. sw_w32(rate, RTL838X_SCHED_P_EGR_RATE_CTRL(port));
  61. return old_rate;
  62. }
  63. /* Set the rate limit for a particular queue in Bits/s
  64. * units of the rate is 16Kbps
  65. */
  66. void rtl838x_egress_rate_queue_limit(struct rtl838x_switch_priv *priv, int port,
  67. int queue, u32 rate)
  68. {
  69. if (port > priv->cpu_port)
  70. return;
  71. if (queue > 7)
  72. return;
  73. sw_w32(rate, RTL838X_SCHED_Q_EGR_RATE_CTRL(port, queue));
  74. }
  75. static void rtl838x_rate_control_init(struct rtl838x_switch_priv *priv)
  76. {
  77. pr_info("Enabling Storm control\n");
  78. /* TICK_PERIOD_PPS */
  79. if (priv->id == 0x8380)
  80. sw_w32_mask(0x3ff << 20, 434 << 20, RTL838X_SCHED_LB_TICK_TKN_CTRL_0);
  81. /* Set burst rate */
  82. sw_w32(0x00008000, RTL838X_STORM_CTRL_BURST_0); /* UC */
  83. sw_w32(0x80008000, RTL838X_STORM_CTRL_BURST_1); /* MC and BC */
  84. /* Set burst Packets per Second to 32 */
  85. sw_w32(0x00000020, RTL838X_STORM_CTRL_BURST_PPS_0); /* UC */
  86. sw_w32(0x00200020, RTL838X_STORM_CTRL_BURST_PPS_1); /* MC and BC */
  87. /* Include IFG in storm control, rate based on bytes/s (0 = packets) */
  88. sw_w32_mask(0, 1 << 6 | 1 << 5, RTL838X_STORM_CTRL);
  89. /* Bandwidth control includes preamble and IFG (10 Bytes) */
  90. sw_w32_mask(0, 1, RTL838X_SCHED_CTRL);
  91. /* On SoCs except RTL8382M, set burst size of port egress */
  92. if (priv->id != 0x8382)
  93. sw_w32_mask(0xffff, 0x800, RTL838X_SCHED_LB_THR);
  94. /* Enable storm control on all ports with a PHY and limit rates,
  95. * for UC and MC for both known and unknown addresses
  96. */
  97. for (int i = 0; i < priv->cpu_port; i++) {
  98. if (priv->ports[i].phy) {
  99. sw_w32((1 << 18) | 0x8000, RTL838X_STORM_CTRL_PORT_UC(i));
  100. sw_w32((1 << 18) | 0x8000, RTL838X_STORM_CTRL_PORT_MC(i));
  101. sw_w32(0x8000, RTL838X_STORM_CTRL_PORT_BC(i));
  102. rtl838x_storm_enable(priv, i, true);
  103. }
  104. }
  105. /* Attack prevention, enable all attack prevention measures */
  106. /* sw_w32(0x1ffff, RTL838X_ATK_PRVNT_CTRL); */
  107. /* Attack prevention, drop (bit = 0) problematic packets on all ports.
  108. * Setting bit = 1 means: trap to CPU
  109. */
  110. /* sw_w32(0, RTL838X_ATK_PRVNT_ACT); */
  111. /* Enable attack prevention on all ports */
  112. /* sw_w32(0x0fffffff, RTL838X_ATK_PRVNT_PORT_EN); */
  113. }
  114. /* Sets the rate limit, 10MBit/s is equal to a rate value of 625 */
  115. u32 rtl839x_get_egress_rate(struct rtl838x_switch_priv *priv, int port)
  116. {
  117. u32 rate;
  118. pr_debug("%s: Getting egress rate on port %d to %d\n", __func__, port, rate);
  119. if (port >= priv->cpu_port)
  120. return 0;
  121. mutex_lock(&priv->reg_mutex);
  122. rtl839x_read_scheduling_table(port);
  123. rate = sw_r32(RTL839X_TBL_ACCESS_DATA_2(7));
  124. rate <<= 12;
  125. rate |= sw_r32(RTL839X_TBL_ACCESS_DATA_2(8)) >> 20;
  126. mutex_unlock(&priv->reg_mutex);
  127. return rate;
  128. }
  129. /* Sets the rate limit, 10MBit/s is equal to a rate value of 625, returns previous rate */
  130. int rtl839x_set_egress_rate(struct rtl838x_switch_priv *priv, int port, u32 rate)
  131. {
  132. u32 old_rate;
  133. pr_debug("%s: Setting egress rate on port %d to %d\n", __func__, port, rate);
  134. if (port >= priv->cpu_port)
  135. return -1;
  136. mutex_lock(&priv->reg_mutex);
  137. rtl839x_read_scheduling_table(port);
  138. old_rate = sw_r32(RTL839X_TBL_ACCESS_DATA_2(7)) & 0xff;
  139. old_rate <<= 12;
  140. old_rate |= sw_r32(RTL839X_TBL_ACCESS_DATA_2(8)) >> 20;
  141. sw_w32_mask(0xff, (rate >> 12) & 0xff, RTL839X_TBL_ACCESS_DATA_2(7));
  142. sw_w32_mask(0xfff << 20, rate << 20, RTL839X_TBL_ACCESS_DATA_2(8));
  143. rtl839x_write_scheduling_table(port);
  144. mutex_unlock(&priv->reg_mutex);
  145. return old_rate;
  146. }
  147. /* Set the rate limit for a particular queue in Bits/s
  148. * units of the rate is 16Kbps
  149. */
  150. void rtl839x_egress_rate_queue_limit(struct rtl838x_switch_priv *priv, int port,
  151. int queue, u32 rate)
  152. {
  153. int lsb = 128 + queue * 20;
  154. int low_byte = 8 - (lsb >> 5);
  155. int start_bit = lsb - (low_byte << 5);
  156. u32 high_mask = 0xfffff >> (32 - start_bit);
  157. pr_debug("%s: Setting egress rate on port %d, queue %d to %d\n",
  158. __func__, port, queue, rate);
  159. if (port >= priv->cpu_port)
  160. return;
  161. if (queue > 7)
  162. return;
  163. mutex_lock(&priv->reg_mutex);
  164. rtl839x_read_scheduling_table(port);
  165. sw_w32_mask(0xfffff << start_bit, (rate & 0xfffff) << start_bit,
  166. RTL839X_TBL_ACCESS_DATA_2(low_byte));
  167. if (high_mask)
  168. sw_w32_mask(high_mask, (rate & 0xfffff) >> (32- start_bit),
  169. RTL839X_TBL_ACCESS_DATA_2(low_byte - 1));
  170. rtl839x_write_scheduling_table(port);
  171. mutex_unlock(&priv->reg_mutex);
  172. }
  173. static void rtl839x_rate_control_init(struct rtl838x_switch_priv *priv)
  174. {
  175. pr_info("%s: enabling rate control\n", __func__);
  176. /* Tick length and token size settings for SoC with 250MHz,
  177. * RTL8350 family would use 50MHz
  178. */
  179. /* Set the special tick period */
  180. sw_w32(976563, RTL839X_STORM_CTRL_SPCL_LB_TICK_TKN_CTRL);
  181. /* Ingress tick period and token length 10G */
  182. sw_w32(18 << 11 | 151, RTL839X_IGR_BWCTRL_LB_TICK_TKN_CTRL_0);
  183. /* Ingress tick period and token length 1G */
  184. sw_w32(245 << 11 | 129, RTL839X_IGR_BWCTRL_LB_TICK_TKN_CTRL_1);
  185. /* Egress tick period 10G, bytes/token 10G and tick period 1G, bytes/token 1G */
  186. sw_w32(18 << 24 | 151 << 16 | 185 << 8 | 97, RTL839X_SCHED_LB_TICK_TKN_CTRL);
  187. /* Set the tick period of the CPU and the Token Len */
  188. sw_w32(3815 << 8 | 1, RTL839X_SCHED_LB_TICK_TKN_PPS_CTRL);
  189. /* Set the Weighted Fair Queueing burst size */
  190. sw_w32_mask(0xffff, 4500, RTL839X_SCHED_LB_THR);
  191. /* Storm-rate calculation is based on bytes/sec (bit 5), include IFG (bit 6) */
  192. sw_w32_mask(0, 1 << 5 | 1 << 6, RTL839X_STORM_CTRL);
  193. /* Based on the rate control mode being bytes/s
  194. * set tick period and token length for 10G
  195. */
  196. sw_w32(18 << 10 | 151, RTL839X_STORM_CTRL_LB_TICK_TKN_CTRL_0);
  197. /* and for 1G ports */
  198. sw_w32(246 << 10 | 129, RTL839X_STORM_CTRL_LB_TICK_TKN_CTRL_1);
  199. /* Set default burst rates on all ports (the same for 1G / 10G) with a PHY
  200. * for UC, MC and BC
  201. * For 1G port, the minimum burst rate is 1700, maximum 65535,
  202. * For 10G ports it is 2650 and 1048575 respectively */
  203. for (int p = 0; p < priv->cpu_port; p++) {
  204. if (priv->ports[p].phy && !priv->ports[p].is10G) {
  205. sw_w32_mask(0xffff, 0x8000, RTL839X_STORM_CTRL_PORT_UC_1(p));
  206. sw_w32_mask(0xffff, 0x8000, RTL839X_STORM_CTRL_PORT_MC_1(p));
  207. sw_w32_mask(0xffff, 0x8000, RTL839X_STORM_CTRL_PORT_BC_1(p));
  208. }
  209. }
  210. /* Setup ingress/egress per-port rate control */
  211. for (int p = 0; p < priv->cpu_port; p++) {
  212. if (!priv->ports[p].phy)
  213. continue;
  214. if (priv->ports[p].is10G)
  215. rtl839x_set_egress_rate(priv, p, 625000); /* 10GB/s */
  216. else
  217. rtl839x_set_egress_rate(priv, p, 62500); /* 1GB/s */
  218. /* Setup queues: all RTL83XX SoCs have 8 queues, maximum rate */
  219. for (int q = 0; q < 8; q++)
  220. rtl839x_egress_rate_queue_limit(priv, p, q, 0xfffff);
  221. if (priv->ports[p].is10G) {
  222. /* Set high threshold to maximum */
  223. sw_w32_mask(0xffff, 0xffff, RTL839X_IGR_BWCTRL_PORT_CTRL_10G_0(p));
  224. } else {
  225. /* Set high threshold to maximum */
  226. sw_w32_mask(0xffff, 0xffff, RTL839X_IGR_BWCTRL_PORT_CTRL_1(p));
  227. }
  228. }
  229. /* Set global ingress low watermark rate */
  230. sw_w32(65532, RTL839X_IGR_BWCTRL_CTRL_LB_THR);
  231. }
  232. void rtl838x_setup_prio2queue_matrix(int *min_queues)
  233. {
  234. u32 v = 0;
  235. pr_info("Current Intprio2queue setting: %08x\n", sw_r32(RTL838X_QM_INTPRI2QID_CTRL));
  236. for (int i = 0; i < MAX_PRIOS; i++)
  237. v |= i << (min_queues[i] * 3);
  238. sw_w32(v, RTL838X_QM_INTPRI2QID_CTRL);
  239. }
  240. void rtl839x_setup_prio2queue_matrix(int *min_queues)
  241. {
  242. pr_info("Current Intprio2queue setting: %08x\n", sw_r32(RTL839X_QM_INTPRI2QID_CTRL(0)));
  243. for (int i = 0; i < MAX_PRIOS; i++) {
  244. int q = min_queues[i];
  245. sw_w32(i << (q * 3), RTL839X_QM_INTPRI2QID_CTRL(q));
  246. }
  247. }
  248. /* Sets the CPU queue depending on the internal priority of a packet */
  249. void rtl83xx_setup_prio2queue_cpu_matrix(int *max_queues)
  250. {
  251. int reg = soc_info.family == RTL8380_FAMILY_ID ? RTL838X_QM_PKT2CPU_INTPRI_MAP
  252. : RTL839X_QM_PKT2CPU_INTPRI_MAP;
  253. u32 v = 0;
  254. pr_info("QM_PKT2CPU_INTPRI_MAP: %08x\n", sw_r32(reg));
  255. for (int i = 0; i < MAX_PRIOS; i++)
  256. v |= max_queues[i] << (i * 3);
  257. sw_w32(v, reg);
  258. }
  259. void rtl83xx_setup_default_prio2queue(void)
  260. {
  261. if (soc_info.family == RTL8380_FAMILY_ID) {
  262. rtl838x_setup_prio2queue_matrix(max_available_queue);
  263. } else {
  264. rtl839x_setup_prio2queue_matrix(max_available_queue);
  265. }
  266. rtl83xx_setup_prio2queue_cpu_matrix(max_available_queue);
  267. }
  268. /* Sets the output queue assigned to a port, the port can be the CPU-port */
  269. void rtl839x_set_egress_queue(int port, int queue)
  270. {
  271. sw_w32(queue << ((port % 10) *3), RTL839X_QM_PORT_QNUM(port));
  272. }
  273. /* Sets the priority assigned of an ingress port, the port can be the CPU-port */
  274. void rtl83xx_set_ingress_priority(int port, int priority)
  275. {
  276. if (soc_info.family == RTL8380_FAMILY_ID)
  277. sw_w32(priority << ((port % 10) *3), RTL838X_PRI_SEL_PORT_PRI(port));
  278. else
  279. sw_w32(priority << ((port % 10) *3), RTL839X_PRI_SEL_PORT_PRI(port));
  280. }
  281. int rtl839x_get_scheduling_algorithm(struct rtl838x_switch_priv *priv, int port)
  282. {
  283. u32 v;
  284. mutex_lock(&priv->reg_mutex);
  285. rtl839x_read_scheduling_table(port);
  286. v = sw_r32(RTL839X_TBL_ACCESS_DATA_2(8));
  287. mutex_unlock(&priv->reg_mutex);
  288. if (v & BIT(19))
  289. return WEIGHTED_ROUND_ROBIN;
  290. return WEIGHTED_FAIR_QUEUE;
  291. }
  292. void rtl839x_set_scheduling_algorithm(struct rtl838x_switch_priv *priv, int port,
  293. enum scheduler_type sched)
  294. {
  295. enum scheduler_type t = rtl839x_get_scheduling_algorithm(priv, port);
  296. u32 v, oam_state, oam_port_state;
  297. u32 count;
  298. int i, egress_rate;
  299. mutex_lock(&priv->reg_mutex);
  300. /* Check whether we need to empty the egress queue of that port due to Errata E0014503 */
  301. if (sched == WEIGHTED_FAIR_QUEUE && t == WEIGHTED_ROUND_ROBIN && port != priv->cpu_port) {
  302. /* Read Operations, Adminstatrion and Management control register */
  303. oam_state = sw_r32(RTL839X_OAM_CTRL);
  304. /* Get current OAM state */
  305. oam_port_state = sw_r32(RTL839X_OAM_PORT_ACT_CTRL(port));
  306. /* Disable OAM to block traffice */
  307. v = sw_r32(RTL839X_OAM_CTRL);
  308. sw_w32_mask(0, 1, RTL839X_OAM_CTRL);
  309. v = sw_r32(RTL839X_OAM_CTRL);
  310. /* Set to trap action OAM forward (bits 1, 2) and OAM Mux Action Drop (bit 0) */
  311. sw_w32(0x2, RTL839X_OAM_PORT_ACT_CTRL(port));
  312. /* Set port egress rate to unlimited */
  313. egress_rate = rtl839x_set_egress_rate(priv, port, 0xFFFFF);
  314. /* Wait until the egress used page count of that port is 0 */
  315. i = 0;
  316. do {
  317. usleep_range(100, 200);
  318. rtl839x_read_out_q_table(port);
  319. count = sw_r32(RTL839X_TBL_ACCESS_DATA_2(6));
  320. count >>= 20;
  321. i++;
  322. } while (i < 3500 && count > 0);
  323. }
  324. /* Actually set the scheduling algorithm */
  325. rtl839x_read_scheduling_table(port);
  326. sw_w32_mask(BIT(19), sched ? BIT(19) : 0, RTL839X_TBL_ACCESS_DATA_2(8));
  327. rtl839x_write_scheduling_table(port);
  328. if (sched == WEIGHTED_FAIR_QUEUE && t == WEIGHTED_ROUND_ROBIN && port != priv->cpu_port) {
  329. /* Restore OAM state to control register */
  330. sw_w32(oam_state, RTL839X_OAM_CTRL);
  331. /* Restore trap action state */
  332. sw_w32(oam_port_state, RTL839X_OAM_PORT_ACT_CTRL(port));
  333. /* Restore port egress rate */
  334. rtl839x_set_egress_rate(priv, port, egress_rate);
  335. }
  336. mutex_unlock(&priv->reg_mutex);
  337. }
  338. void rtl839x_set_scheduling_queue_weights(struct rtl838x_switch_priv *priv, int port,
  339. int *queue_weights)
  340. {
  341. mutex_lock(&priv->reg_mutex);
  342. rtl839x_read_scheduling_table(port);
  343. for (int i = 0; i < 8; i++) {
  344. int lsb = 48 + i * 8;
  345. int low_byte = 8 - (lsb >> 5);
  346. int start_bit = lsb - (low_byte << 5);
  347. int high_mask = 0x3ff >> (32 - start_bit);
  348. sw_w32_mask(0x3ff << start_bit, (queue_weights[i] & 0x3ff) << start_bit,
  349. RTL839X_TBL_ACCESS_DATA_2(low_byte));
  350. if (high_mask)
  351. sw_w32_mask(high_mask, (queue_weights[i] & 0x3ff) >> (32- start_bit),
  352. RTL839X_TBL_ACCESS_DATA_2(low_byte - 1));
  353. }
  354. rtl839x_write_scheduling_table(port);
  355. mutex_unlock(&priv->reg_mutex);
  356. }
  357. void rtl838x_config_qos(void)
  358. {
  359. u32 v;
  360. pr_info("Setting up RTL838X QoS\n");
  361. pr_info("RTL838X_PRI_SEL_TBL_CTRL(i): %08x\n", sw_r32(RTL838X_PRI_SEL_TBL_CTRL(0)));
  362. rtl83xx_setup_default_prio2queue();
  363. /* Enable inner (bit 12) and outer (bit 13) priority remapping from DSCP */
  364. sw_w32_mask(0, BIT(12) | BIT(13), RTL838X_PRI_DSCP_INVLD_CTRL0);
  365. /* Set default weight for calculating internal priority, in prio selection group 0
  366. * Port based (prio 3), Port outer-tag (4), DSCP (5), Inner Tag (6), Outer Tag (7)
  367. */
  368. v = 3 | (4 << 3) | (5 << 6) | (6 << 9) | (7 << 12);
  369. sw_w32(v, RTL838X_PRI_SEL_TBL_CTRL(0));
  370. /* Set the inner and outer priority one-to-one to re-marked outer dot1p priority */
  371. v = 0;
  372. for (int p = 0; p < 8; p++)
  373. v |= p << (3 * p);
  374. sw_w32(v, RTL838X_RMK_OPRI_CTRL);
  375. sw_w32(v, RTL838X_RMK_IPRI_CTRL);
  376. v = 0;
  377. for (int p = 0; p < 8; p++)
  378. v |= (dot1p_priority_remapping[p] & 0x7) << (p * 3);
  379. sw_w32(v, RTL838X_PRI_SEL_IPRI_REMAP);
  380. /* On all ports set scheduler type to WFQ */
  381. for (int i = 0; i <= soc_info.cpu_port; i++)
  382. sw_w32(0, RTL838X_SCHED_P_TYPE_CTRL(i));
  383. /* Enable egress scheduler for CPU-Port */
  384. sw_w32_mask(0, BIT(8), RTL838X_SCHED_LB_CTRL(soc_info.cpu_port));
  385. /* Enable egress drop allways on */
  386. sw_w32_mask(0, BIT(11), RTL838X_FC_P_EGR_DROP_CTRL(soc_info.cpu_port));
  387. /* Give special trap frames priority 7 (BPDUs) and routing exceptions: */
  388. sw_w32_mask(0, 7 << 3 | 7, RTL838X_QM_PKT2CPU_INTPRI_2);
  389. /* Give RMA frames priority 7: */
  390. sw_w32_mask(0, 7, RTL838X_QM_PKT2CPU_INTPRI_1);
  391. }
  392. void rtl839x_config_qos(void)
  393. {
  394. u32 v;
  395. struct rtl838x_switch_priv *priv = switch_priv;
  396. pr_info("Setting up RTL839X QoS\n");
  397. pr_info("RTL839X_PRI_SEL_TBL_CTRL(i): %08x\n", sw_r32(RTL839X_PRI_SEL_TBL_CTRL(0)));
  398. rtl83xx_setup_default_prio2queue();
  399. for (int port = 0; port < soc_info.cpu_port; port++)
  400. sw_w32(7, RTL839X_QM_PORT_QNUM(port));
  401. /* CPU-port gets queue number 7 */
  402. sw_w32(7, RTL839X_QM_PORT_QNUM(soc_info.cpu_port));
  403. for (int port = 0; port <= soc_info.cpu_port; port++) {
  404. rtl83xx_set_ingress_priority(port, 0);
  405. rtl839x_set_scheduling_algorithm(priv, port, WEIGHTED_FAIR_QUEUE);
  406. rtl839x_set_scheduling_queue_weights(priv, port, default_queue_weights);
  407. /* Do re-marking based on outer tag */
  408. sw_w32_mask(0, BIT(port % 32), RTL839X_RMK_PORT_DEI_TAG_CTRL(port));
  409. }
  410. /* Remap dot1p priorities to internal priority, for this the outer tag needs be re-marked */
  411. v = 0;
  412. for (int p = 0; p < 8; p++)
  413. v |= (dot1p_priority_remapping[p] & 0x7) << (p * 3);
  414. sw_w32(v, RTL839X_PRI_SEL_IPRI_REMAP);
  415. /* Configure Drop Precedence for Drop Eligible Indicator (DEI)
  416. * Index 0: 0
  417. * Index 1: 2
  418. * Each indicator is 2 bits long
  419. */
  420. sw_w32(2 << 2, RTL839X_PRI_SEL_DEI2DP_REMAP);
  421. /* Re-mark DEI: 4 bit-fields of 2 bits each, field 0 is bits 0-1, ... */
  422. sw_w32((0x1 << 2) | (0x1 << 4), RTL839X_RMK_DEI_CTRL);
  423. /* Set Congestion avoidance drop probability to 0 for drop precedences 0-2 (bits 24-31)
  424. * low threshold (bits 0-11) to 4095 and high threshold (bits 12-23) to 4095
  425. * Weighted Random Early Detection (WRED) is used
  426. */
  427. sw_w32(4095 << 12| 4095, RTL839X_WRED_PORT_THR_CTRL(0));
  428. sw_w32(4095 << 12| 4095, RTL839X_WRED_PORT_THR_CTRL(1));
  429. sw_w32(4095 << 12| 4095, RTL839X_WRED_PORT_THR_CTRL(2));
  430. /* Set queue-based congestion avoidance properties, register fields are as
  431. * for forward RTL839X_WRED_PORT_THR_CTRL
  432. */
  433. for (int q = 0; q < 8; q++) {
  434. sw_w32(255 << 24 | 78 << 12 | 68, RTL839X_WRED_QUEUE_THR_CTRL(q, 0));
  435. sw_w32(255 << 24 | 74 << 12 | 64, RTL839X_WRED_QUEUE_THR_CTRL(q, 0));
  436. sw_w32(255 << 24 | 70 << 12 | 60, RTL839X_WRED_QUEUE_THR_CTRL(q, 0));
  437. }
  438. }
  439. void __init rtl83xx_setup_qos(struct rtl838x_switch_priv *priv)
  440. {
  441. switch_priv = priv;
  442. pr_info("In %s\n", __func__);
  443. if (priv->family_id == RTL8380_FAMILY_ID)
  444. return rtl838x_config_qos();
  445. else if (priv->family_id == RTL8390_FAMILY_ID)
  446. return rtl839x_config_qos();
  447. if (priv->family_id == RTL8380_FAMILY_ID)
  448. rtl838x_rate_control_init(priv);
  449. else if (priv->family_id == RTL8390_FAMILY_ID)
  450. rtl839x_rate_control_init(priv);
  451. }