710-v6.8-net-phy-at803x-better-align-function-varibles-to-ope.patch 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. From 7961ef1fa10ec35ad6923fb5751877116e4b035b Mon Sep 17 00:00:00 2001
  2. From: Christian Marangi <[email protected]>
  3. Date: Tue, 19 Dec 2023 21:21:24 +0100
  4. Subject: [PATCH] net: phy: at803x: better align function varibles to open
  5. parenthesis
  6. Better align function variables to open parenthesis as suggested by
  7. checkpatch script for qca808x function to make code cleaner.
  8. For cable_test_get_status function some additional rework was needed to
  9. handle too long functions.
  10. Signed-off-by: Christian Marangi <[email protected]>
  11. Reviewed-by: Andrew Lunn <[email protected]>
  12. Signed-off-by: David S. Miller <[email protected]>
  13. ---
  14. drivers/net/phy/at803x.c | 67 ++++++++++++++++++++++------------------
  15. 1 file changed, 37 insertions(+), 30 deletions(-)
  16. --- a/drivers/net/phy/at803x.c
  17. +++ b/drivers/net/phy/at803x.c
  18. @@ -1781,27 +1781,27 @@ static int qca808x_phy_fast_retrain_conf
  19. return ret;
  20. phy_write_mmd(phydev, MDIO_MMD_AN, QCA808X_PHY_MMD7_TOP_OPTION1,
  21. - QCA808X_TOP_OPTION1_DATA);
  22. + QCA808X_TOP_OPTION1_DATA);
  23. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, QCA808X_PHY_MMD1_MSE_THRESHOLD_20DB,
  24. - QCA808X_MSE_THRESHOLD_20DB_VALUE);
  25. + QCA808X_MSE_THRESHOLD_20DB_VALUE);
  26. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, QCA808X_PHY_MMD1_MSE_THRESHOLD_17DB,
  27. - QCA808X_MSE_THRESHOLD_17DB_VALUE);
  28. + QCA808X_MSE_THRESHOLD_17DB_VALUE);
  29. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, QCA808X_PHY_MMD1_MSE_THRESHOLD_27DB,
  30. - QCA808X_MSE_THRESHOLD_27DB_VALUE);
  31. + QCA808X_MSE_THRESHOLD_27DB_VALUE);
  32. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, QCA808X_PHY_MMD1_MSE_THRESHOLD_28DB,
  33. - QCA808X_MSE_THRESHOLD_28DB_VALUE);
  34. + QCA808X_MSE_THRESHOLD_28DB_VALUE);
  35. phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_1,
  36. - QCA808X_MMD3_DEBUG_1_VALUE);
  37. + QCA808X_MMD3_DEBUG_1_VALUE);
  38. phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_4,
  39. - QCA808X_MMD3_DEBUG_4_VALUE);
  40. + QCA808X_MMD3_DEBUG_4_VALUE);
  41. phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_5,
  42. - QCA808X_MMD3_DEBUG_5_VALUE);
  43. + QCA808X_MMD3_DEBUG_5_VALUE);
  44. phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_3,
  45. - QCA808X_MMD3_DEBUG_3_VALUE);
  46. + QCA808X_MMD3_DEBUG_3_VALUE);
  47. phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_6,
  48. - QCA808X_MMD3_DEBUG_6_VALUE);
  49. + QCA808X_MMD3_DEBUG_6_VALUE);
  50. phy_write_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_DEBUG_2,
  51. - QCA808X_MMD3_DEBUG_2_VALUE);
  52. + QCA808X_MMD3_DEBUG_2_VALUE);
  53. return 0;
  54. }
  55. @@ -1838,13 +1838,14 @@ static int qca808x_config_init(struct ph
  56. /* Active adc&vga on 802.3az for the link 1000M and 100M */
  57. ret = phy_modify_mmd(phydev, MDIO_MMD_PCS, QCA808X_PHY_MMD3_ADDR_CLD_CTRL7,
  58. - QCA808X_8023AZ_AFE_CTRL_MASK, QCA808X_8023AZ_AFE_EN);
  59. + QCA808X_8023AZ_AFE_CTRL_MASK, QCA808X_8023AZ_AFE_EN);
  60. if (ret)
  61. return ret;
  62. /* Adjust the threshold on 802.3az for the link 1000M */
  63. ret = phy_write_mmd(phydev, MDIO_MMD_PCS,
  64. - QCA808X_PHY_MMD3_AZ_TRAINING_CTRL, QCA808X_MMD3_AZ_TRAINING_VAL);
  65. + QCA808X_PHY_MMD3_AZ_TRAINING_CTRL,
  66. + QCA808X_MMD3_AZ_TRAINING_VAL);
  67. if (ret)
  68. return ret;
  69. @@ -1870,7 +1871,8 @@ static int qca808x_config_init(struct ph
  70. /* Configure adc threshold as 100mv for the link 10M */
  71. return at803x_debug_reg_mask(phydev, QCA808X_PHY_DEBUG_ADC_THRESHOLD,
  72. - QCA808X_ADC_THRESHOLD_MASK, QCA808X_ADC_THRESHOLD_100MV);
  73. + QCA808X_ADC_THRESHOLD_MASK,
  74. + QCA808X_ADC_THRESHOLD_100MV);
  75. }
  76. static int qca808x_read_status(struct phy_device *phydev)
  77. @@ -1883,7 +1885,7 @@ static int qca808x_read_status(struct ph
  78. return ret;
  79. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT, phydev->lp_advertising,
  80. - ret & MDIO_AN_10GBT_STAT_LP2_5G);
  81. + ret & MDIO_AN_10GBT_STAT_LP2_5G);
  82. ret = genphy_read_status(phydev);
  83. if (ret)
  84. @@ -1913,7 +1915,7 @@ static int qca808x_read_status(struct ph
  85. */
  86. if (qca808x_has_fast_retrain_or_slave_seed(phydev)) {
  87. if (phydev->master_slave_state == MASTER_SLAVE_STATE_ERR ||
  88. - qca808x_is_prefer_master(phydev)) {
  89. + qca808x_is_prefer_master(phydev)) {
  90. qca808x_phy_ms_seed_enable(phydev, false);
  91. } else {
  92. qca808x_phy_ms_seed_enable(phydev, true);
  93. @@ -2070,18 +2072,22 @@ static int qca808x_cable_test_get_status
  94. ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_D,
  95. qca808x_cable_test_result_trans(pair_d));
  96. - if (qca808x_cdt_fault_length_valid(pair_a))
  97. - ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_A,
  98. - qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_A));
  99. - if (qca808x_cdt_fault_length_valid(pair_b))
  100. - ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_B,
  101. - qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_B));
  102. - if (qca808x_cdt_fault_length_valid(pair_c))
  103. - ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_C,
  104. - qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_C));
  105. - if (qca808x_cdt_fault_length_valid(pair_d))
  106. - ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_D,
  107. - qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_D));
  108. + if (qca808x_cdt_fault_length_valid(pair_a)) {
  109. + val = qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_A);
  110. + ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_A, val);
  111. + }
  112. + if (qca808x_cdt_fault_length_valid(pair_b)) {
  113. + val = qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_B);
  114. + ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_B, val);
  115. + }
  116. + if (qca808x_cdt_fault_length_valid(pair_c)) {
  117. + val = qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_C);
  118. + ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_C, val);
  119. + }
  120. + if (qca808x_cdt_fault_length_valid(pair_d)) {
  121. + val = qca808x_cdt_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_D);
  122. + ethnl_cable_test_fault_length(phydev, ETHTOOL_A_CABLE_PAIR_D, val);
  123. + }
  124. *finished = true;
  125. @@ -2148,8 +2154,9 @@ static void qca808x_link_change_notify(s
  126. * the interface device address is always phy address added by 1.
  127. */
  128. mdiobus_c45_modify_changed(phydev->mdio.bus, phydev->mdio.addr + 1,
  129. - MDIO_MMD_PMAPMD, QCA8081_PHY_SERDES_MMD1_FIFO_CTRL,
  130. - QCA8081_PHY_FIFO_RSTN, phydev->link ? QCA8081_PHY_FIFO_RSTN : 0);
  131. + MDIO_MMD_PMAPMD, QCA8081_PHY_SERDES_MMD1_FIFO_CTRL,
  132. + QCA8081_PHY_FIFO_RSTN,
  133. + phydev->link ? QCA8081_PHY_FIFO_RSTN : 0);
  134. }
  135. static struct phy_driver at803x_driver[] = {