005-v6.5-05-mips-ralink-rt3883-remove-clock-related-code.patch 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. From 7cd1bb48885449a9323c7ff0f10012925e93b4e1 Mon Sep 17 00:00:00 2001
  2. From: Sergio Paracuellos <[email protected]>
  3. Date: Mon, 19 Jun 2023 06:09:37 +0200
  4. Subject: [PATCH 5/9] mips: ralink: rt3883: remove clock related code
  5. A properly clock driver for ralink SoCs has been added. Hence there is no
  6. need to have clock related code in 'arch/mips/ralink' folder anymore.
  7. Signed-off-by: Sergio Paracuellos <[email protected]>
  8. Signed-off-by: Thomas Bogendoerfer <[email protected]>
  9. ---
  10. arch/mips/include/asm/mach-ralink/rt3883.h | 8 ------
  11. arch/mips/ralink/rt3883.c | 44 ------------------------------
  12. 2 files changed, 52 deletions(-)
  13. --- a/arch/mips/include/asm/mach-ralink/rt3883.h
  14. +++ b/arch/mips/include/asm/mach-ralink/rt3883.h
  15. @@ -90,14 +90,6 @@
  16. #define RT3883_REVID_VER_ID_SHIFT 8
  17. #define RT3883_REVID_ECO_ID_MASK 0x0f
  18. -#define RT3883_SYSCFG0_DRAM_TYPE_DDR2 BIT(17)
  19. -#define RT3883_SYSCFG0_CPUCLK_SHIFT 8
  20. -#define RT3883_SYSCFG0_CPUCLK_MASK 0x3
  21. -#define RT3883_SYSCFG0_CPUCLK_250 0x0
  22. -#define RT3883_SYSCFG0_CPUCLK_384 0x1
  23. -#define RT3883_SYSCFG0_CPUCLK_480 0x2
  24. -#define RT3883_SYSCFG0_CPUCLK_500 0x3
  25. -
  26. #define RT3883_SYSCFG1_USB0_HOST_MODE BIT(10)
  27. #define RT3883_SYSCFG1_PCIE_RC_MODE BIT(8)
  28. #define RT3883_SYSCFG1_PCI_HOST_MODE BIT(7)
  29. --- a/arch/mips/ralink/rt3883.c
  30. +++ b/arch/mips/ralink/rt3883.c
  31. @@ -17,50 +17,6 @@
  32. #include "common.h"
  33. -void __init ralink_clk_init(void)
  34. -{
  35. - unsigned long cpu_rate, sys_rate;
  36. - u32 syscfg0;
  37. - u32 clksel;
  38. - u32 ddr2;
  39. -
  40. - syscfg0 = rt_sysc_r32(RT3883_SYSC_REG_SYSCFG0);
  41. - clksel = ((syscfg0 >> RT3883_SYSCFG0_CPUCLK_SHIFT) &
  42. - RT3883_SYSCFG0_CPUCLK_MASK);
  43. - ddr2 = syscfg0 & RT3883_SYSCFG0_DRAM_TYPE_DDR2;
  44. -
  45. - switch (clksel) {
  46. - case RT3883_SYSCFG0_CPUCLK_250:
  47. - cpu_rate = 250000000;
  48. - sys_rate = (ddr2) ? 125000000 : 83000000;
  49. - break;
  50. - case RT3883_SYSCFG0_CPUCLK_384:
  51. - cpu_rate = 384000000;
  52. - sys_rate = (ddr2) ? 128000000 : 96000000;
  53. - break;
  54. - case RT3883_SYSCFG0_CPUCLK_480:
  55. - cpu_rate = 480000000;
  56. - sys_rate = (ddr2) ? 160000000 : 120000000;
  57. - break;
  58. - case RT3883_SYSCFG0_CPUCLK_500:
  59. - cpu_rate = 500000000;
  60. - sys_rate = (ddr2) ? 166000000 : 125000000;
  61. - break;
  62. - }
  63. -
  64. - ralink_clk_add("cpu", cpu_rate);
  65. - ralink_clk_add("10000100.timer", sys_rate);
  66. - ralink_clk_add("10000120.watchdog", sys_rate);
  67. - ralink_clk_add("10000500.uart", 40000000);
  68. - ralink_clk_add("10000900.i2c", 40000000);
  69. - ralink_clk_add("10000a00.i2s", 40000000);
  70. - ralink_clk_add("10000b00.spi", sys_rate);
  71. - ralink_clk_add("10000b40.spi", sys_rate);
  72. - ralink_clk_add("10000c00.uartlite", 40000000);
  73. - ralink_clk_add("10100000.ethernet", sys_rate);
  74. - ralink_clk_add("10180000.wmac", 40000000);
  75. -}
  76. -
  77. void __init ralink_of_remap(void)
  78. {
  79. rt_sysc_membase = plat_of_remap_node("ralink,rt3883-sysc");