clk-mt7981-apmixed.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2021 MediaTek Inc.
  4. * Author: Sam Shih <[email protected]>
  5. * Author: Wenzhen Yu <[email protected]>
  6. * Author: Jianhui Zhao <[email protected]>
  7. * Author: Daniel Golle <[email protected]>
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/of.h>
  11. #include <linux/of_address.h>
  12. #include <linux/of_device.h>
  13. #include <linux/platform_device.h>
  14. #include "clk-mtk.h"
  15. #include "clk-gate.h"
  16. #include "clk-mux.h"
  17. #include <dt-bindings/clock/mediatek,mt7981-clk.h>
  18. #include <linux/clk.h>
  19. #define MT7981_PLL_FMAX (2500UL * MHZ)
  20. #define CON0_MT7981_RST_BAR BIT(27)
  21. #define PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  22. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
  23. _div_table, _parent_name) \
  24. { \
  25. .id = _id, .name = _name, .reg = _reg, .pwr_reg = _pwr_reg, \
  26. .en_mask = _en_mask, .flags = _flags, \
  27. .rst_bar_mask = CON0_MT7981_RST_BAR, .fmax = MT7981_PLL_FMAX, \
  28. .pcwbits = _pcwbits, .pd_reg = _pd_reg, .pd_shift = _pd_shift, \
  29. .tuner_reg = _tuner_reg, .pcw_reg = _pcw_reg, \
  30. .pcw_shift = _pcw_shift, .div_table = _div_table, \
  31. .parent_name = _parent_name, \
  32. }
  33. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \
  34. _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) \
  35. PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  36. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, NULL, \
  37. "clkxtal")
  38. static const struct mtk_pll_data plls[] = {
  39. PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0200, 0x020C, 0x00000001, PLL_AO,
  40. 32, 0x0200, 4, 0, 0x0204, 0),
  41. PLL(CLK_APMIXED_NET2PLL, "net2pll", 0x0210, 0x021C, 0x00000001, 0, 32,
  42. 0x0210, 4, 0, 0x0214, 0),
  43. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0220, 0x022C, 0x00000001, 0, 32,
  44. 0x0220, 4, 0, 0x0224, 0),
  45. PLL(CLK_APMIXED_SGMPLL, "sgmpll", 0x0230, 0x023C, 0x00000001, 0, 32,
  46. 0x0230, 4, 0, 0x0234, 0),
  47. PLL(CLK_APMIXED_WEDMCUPLL, "wedmcupll", 0x0240, 0x024C, 0x00000001, 0, 32,
  48. 0x0240, 4, 0, 0x0244, 0),
  49. PLL(CLK_APMIXED_NET1PLL, "net1pll", 0x0250, 0x025C, 0x00000001, 0, 32,
  50. 0x0250, 4, 0, 0x0254, 0),
  51. PLL(CLK_APMIXED_MPLL, "mpll", 0x0260, 0x0270, 0x00000001, 0, 32,
  52. 0x0260, 4, 0, 0x0264, 0),
  53. PLL(CLK_APMIXED_APLL2, "apll2", 0x0278, 0x0288, 0x00000001, 0, 32,
  54. 0x0278, 4, 0, 0x027C, 0),
  55. };
  56. static const struct of_device_id of_match_clk_mt7981_apmixed[] = {
  57. { .compatible = "mediatek,mt7981-apmixedsys", },
  58. {}
  59. };
  60. static int clk_mt7981_apmixed_probe(struct platform_device *pdev)
  61. {
  62. struct clk_onecell_data *clk_data;
  63. struct device_node *node = pdev->dev.of_node;
  64. int r;
  65. clk_data = mtk_alloc_clk_data(ARRAY_SIZE(plls));
  66. if (!clk_data)
  67. return -ENOMEM;
  68. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  69. clk_prepare_enable(clk_data->clks[CLK_APMIXED_ARMPLL]);
  70. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  71. if (r) {
  72. pr_err("%s(): could not register clock provider: %d\n",
  73. __func__, r);
  74. goto free_apmixed_data;
  75. }
  76. return r;
  77. free_apmixed_data:
  78. mtk_free_clk_data(clk_data);
  79. return r;
  80. }
  81. static struct platform_driver clk_mt7981_apmixed_drv = {
  82. .probe = clk_mt7981_apmixed_probe,
  83. .driver = {
  84. .name = "clk-mt7981-apmixed",
  85. .of_match_table = of_match_clk_mt7981_apmixed,
  86. },
  87. };
  88. builtin_platform_driver(clk_mt7981_apmixed_drv);