001-mtk-0001-mips-add-asm-mipsmtregs.h-for-MIPS-multi-threading.patch 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. From 65a4a80157bacde3cf86ce8cbc9a08f5f05ad9bb Mon Sep 17 00:00:00 2001
  2. From: Weijie Gao <[email protected]>
  3. Date: Fri, 20 May 2022 11:21:34 +0800
  4. Subject: [PATCH 01/25] mips: add asm/mipsmtregs.h for MIPS multi-threading
  5. To be compatible with old u-boot used by lots of MT7621 devices, the u-boot
  6. needs to boot-up MT7621's all cores, and all VPES of each core.
  7. This patch adds asm/mipsmtregs.h from linux kernel which is need for
  8. boot-up VPEs.
  9. Reviewed-by: Daniel Schwierzeck <[email protected]>
  10. Signed-off-by: Weijie Gao <[email protected]>
  11. ---
  12. arch/mips/include/asm/mipsmtregs.h | 142 +++++++++++++++++++++++++++++
  13. 1 file changed, 142 insertions(+)
  14. create mode 100644 arch/mips/include/asm/mipsmtregs.h
  15. --- /dev/null
  16. +++ b/arch/mips/include/asm/mipsmtregs.h
  17. @@ -0,0 +1,142 @@
  18. +/* SPDX-License-Identifier: GPL-2.0 */
  19. +/*
  20. + * MT regs definitions, follows on from mipsregs.h
  21. + * Copyright (C) 2004 - 2005 MIPS Technologies, Inc. All rights reserved.
  22. + * Elizabeth Clarke et. al.
  23. + *
  24. + */
  25. +#ifndef _ASM_MIPSMTREGS_H
  26. +#define _ASM_MIPSMTREGS_H
  27. +
  28. +#include <asm/mipsregs.h>
  29. +
  30. +/*
  31. + * Macros for use in assembly language code
  32. + */
  33. +
  34. +#define CP0_MVPCONTROL $0, 1
  35. +#define CP0_MVPCONF0 $0, 2
  36. +#define CP0_MVPCONF1 $0, 3
  37. +#define CP0_VPECONTROL $1, 1
  38. +#define CP0_VPECONF0 $1, 2
  39. +#define CP0_VPECONF1 $1, 3
  40. +#define CP0_YQMASK $1, 4
  41. +#define CP0_VPESCHEDULE $1, 5
  42. +#define CP0_VPESCHEFBK $1, 6
  43. +#define CP0_TCSTATUS $2, 1
  44. +#define CP0_TCBIND $2, 2
  45. +#define CP0_TCRESTART $2, 3
  46. +#define CP0_TCHALT $2, 4
  47. +#define CP0_TCCONTEXT $2, 5
  48. +#define CP0_TCSCHEDULE $2, 6
  49. +#define CP0_TCSCHEFBK $2, 7
  50. +#define CP0_SRSCONF0 $6, 1
  51. +#define CP0_SRSCONF1 $6, 2
  52. +#define CP0_SRSCONF2 $6, 3
  53. +#define CP0_SRSCONF3 $6, 4
  54. +#define CP0_SRSCONF4 $6, 5
  55. +
  56. +/* MVPControl fields */
  57. +#define MVPCONTROL_EVP (_ULCAST_(1))
  58. +
  59. +#define MVPCONTROL_VPC_SHIFT 1
  60. +#define MVPCONTROL_VPC (_ULCAST_(1) << MVPCONTROL_VPC_SHIFT)
  61. +
  62. +#define MVPCONTROL_STLB_SHIFT 2
  63. +#define MVPCONTROL_STLB (_ULCAST_(1) << MVPCONTROL_STLB_SHIFT)
  64. +
  65. +/* MVPConf0 fields */
  66. +#define MVPCONF0_PTC_SHIFT 0
  67. +#define MVPCONF0_PTC (_ULCAST_(0xff))
  68. +#define MVPCONF0_PVPE_SHIFT 10
  69. +#define MVPCONF0_PVPE (_ULCAST_(0xf) << MVPCONF0_PVPE_SHIFT)
  70. +#define MVPCONF0_TCA_SHIFT 15
  71. +#define MVPCONF0_TCA (_ULCAST_(1) << MVPCONF0_TCA_SHIFT)
  72. +#define MVPCONF0_PTLBE_SHIFT 16
  73. +#define MVPCONF0_PTLBE (_ULCAST_(0x3ff) << MVPCONF0_PTLBE_SHIFT)
  74. +#define MVPCONF0_TLBS_SHIFT 29
  75. +#define MVPCONF0_TLBS (_ULCAST_(1) << MVPCONF0_TLBS_SHIFT)
  76. +#define MVPCONF0_M_SHIFT 31
  77. +#define MVPCONF0_M (_ULCAST_(0x1) << MVPCONF0_M_SHIFT)
  78. +
  79. +/* config3 fields */
  80. +#define CONFIG3_MT_SHIFT 2
  81. +#define CONFIG3_MT (_ULCAST_(1) << CONFIG3_MT_SHIFT)
  82. +
  83. +/* VPEControl fields (per VPE) */
  84. +#define VPECONTROL_TARGTC (_ULCAST_(0xff))
  85. +
  86. +#define VPECONTROL_TE_SHIFT 15
  87. +#define VPECONTROL_TE (_ULCAST_(1) << VPECONTROL_TE_SHIFT)
  88. +#define VPECONTROL_EXCPT_SHIFT 16
  89. +#define VPECONTROL_EXCPT (_ULCAST_(0x7) << VPECONTROL_EXCPT_SHIFT)
  90. +
  91. +/* Thread Exception Codes for EXCPT field */
  92. +#define THREX_TU 0
  93. +#define THREX_TO 1
  94. +#define THREX_IYQ 2
  95. +#define THREX_GSX 3
  96. +#define THREX_YSCH 4
  97. +#define THREX_GSSCH 5
  98. +
  99. +#define VPECONTROL_GSI_SHIFT 20
  100. +#define VPECONTROL_GSI (_ULCAST_(1) << VPECONTROL_GSI_SHIFT)
  101. +#define VPECONTROL_YSI_SHIFT 21
  102. +#define VPECONTROL_YSI (_ULCAST_(1) << VPECONTROL_YSI_SHIFT)
  103. +
  104. +/* VPEConf0 fields (per VPE) */
  105. +#define VPECONF0_VPA_SHIFT 0
  106. +#define VPECONF0_VPA (_ULCAST_(1) << VPECONF0_VPA_SHIFT)
  107. +#define VPECONF0_MVP_SHIFT 1
  108. +#define VPECONF0_MVP (_ULCAST_(1) << VPECONF0_MVP_SHIFT)
  109. +#define VPECONF0_XTC_SHIFT 21
  110. +#define VPECONF0_XTC (_ULCAST_(0xff) << VPECONF0_XTC_SHIFT)
  111. +
  112. +/* VPEConf1 fields (per VPE) */
  113. +#define VPECONF1_NCP1_SHIFT 0
  114. +#define VPECONF1_NCP1 (_ULCAST_(0xff) << VPECONF1_NCP1_SHIFT)
  115. +#define VPECONF1_NCP2_SHIFT 10
  116. +#define VPECONF1_NCP2 (_ULCAST_(0xff) << VPECONF1_NCP2_SHIFT)
  117. +#define VPECONF1_NCX_SHIFT 20
  118. +#define VPECONF1_NCX (_ULCAST_(0xff) << VPECONF1_NCX_SHIFT)
  119. +
  120. +/* TCStatus fields (per TC) */
  121. +#define TCSTATUS_TASID (_ULCAST_(0xff))
  122. +#define TCSTATUS_IXMT_SHIFT 10
  123. +#define TCSTATUS_IXMT (_ULCAST_(1) << TCSTATUS_IXMT_SHIFT)
  124. +#define TCSTATUS_TKSU_SHIFT 11
  125. +#define TCSTATUS_TKSU (_ULCAST_(3) << TCSTATUS_TKSU_SHIFT)
  126. +#define TCSTATUS_A_SHIFT 13
  127. +#define TCSTATUS_A (_ULCAST_(1) << TCSTATUS_A_SHIFT)
  128. +#define TCSTATUS_DA_SHIFT 15
  129. +#define TCSTATUS_DA (_ULCAST_(1) << TCSTATUS_DA_SHIFT)
  130. +#define TCSTATUS_DT_SHIFT 20
  131. +#define TCSTATUS_DT (_ULCAST_(1) << TCSTATUS_DT_SHIFT)
  132. +#define TCSTATUS_TDS_SHIFT 21
  133. +#define TCSTATUS_TDS (_ULCAST_(1) << TCSTATUS_TDS_SHIFT)
  134. +#define TCSTATUS_TSST_SHIFT 22
  135. +#define TCSTATUS_TSST (_ULCAST_(1) << TCSTATUS_TSST_SHIFT)
  136. +#define TCSTATUS_RNST_SHIFT 23
  137. +#define TCSTATUS_RNST (_ULCAST_(3) << TCSTATUS_RNST_SHIFT)
  138. +/* Codes for RNST */
  139. +#define TC_RUNNING 0
  140. +#define TC_WAITING 1
  141. +#define TC_YIELDING 2
  142. +#define TC_GATED 3
  143. +
  144. +#define TCSTATUS_TMX_SHIFT 27
  145. +#define TCSTATUS_TMX (_ULCAST_(1) << TCSTATUS_TMX_SHIFT)
  146. +/* TCStatus TCU bits can use same definitions/offsets as CU bits in Status */
  147. +
  148. +/* TCBind */
  149. +#define TCBIND_CURVPE_SHIFT 0
  150. +#define TCBIND_CURVPE (_ULCAST_(0xf))
  151. +
  152. +#define TCBIND_CURTC_SHIFT 21
  153. +
  154. +#define TCBIND_CURTC (_ULCAST_(0xff) << TCBIND_CURTC_SHIFT)
  155. +
  156. +/* TCHalt */
  157. +#define TCHALT_H (_ULCAST_(1))
  158. +
  159. +#endif